📄 shuma.rpt
字号:
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: c:\the road\shuma\shuma.rpt
shuma
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+------------- LC16 B0
| +----------- LC14 B1
| | +--------- LC13 B2
| | | +------- LC11 B3
| | | | +----- LC8 B4
| | | | | +--- LC6 B5
| | | | | | +- LC5 B6
| | | | | | |
| | | | | | | Other LABs fed by signals
| | | | | | | that feed LAB 'A'
LC | | | | | | | | A B C D E F G H | Logic cells that feed LAB 'A':
Pin
31 -> * * * * * * * | * - - - - - - - | <-- A0
33 -> * * * * * * * | * - - - - - - - | <-- A1
34 -> * * * * * * * | * - - - - - - - | <-- A2
35 -> * * * * * * * | * - - - - - - - | <-- A3
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: c:\the road\shuma\shuma.rpt
shuma
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+- LC29 W
|
| Other LABs fed by signals
| that feed LAB 'B'
LC | | A B C D E F G H | Logic cells that feed LAB 'B':
Pin
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: c:\the road\shuma\shuma.rpt
shuma
** EQUATIONS **
A0 : INPUT;
A1 : INPUT;
A2 : INPUT;
A3 : INPUT;
-- Node name is 'B0'
-- Equation name is 'B0', location is LC016, type is output.
B0 = LCELL( _EQ001 $ VCC);
_EQ001 = A0 & !A1 & A2 & A3
# A0 & A1 & !A2 & A3
# A0 & !A1 & !A2 & !A3
# !A0 & !A1 & A2 & !A3;
-- Node name is 'B1'
-- Equation name is 'B1', location is LC014, type is output.
B1 = LCELL( _EQ002 $ VCC);
_EQ002 = A0 & !A1 & A2 & !A3
# A0 & A1 & A3
# !A0 & A1 & A2
# !A0 & A2 & A3;
-- Node name is 'B2'
-- Equation name is 'B2', location is LC013, type is output.
B2 = LCELL( _EQ003 $ VCC);
_EQ003 = !A0 & A1 & !A2 & !A3
# A1 & A2 & A3
# !A0 & A2 & A3;
-- Node name is 'B3'
-- Equation name is 'B3', location is LC011, type is output.
B3 = LCELL( _EQ004 $ VCC);
_EQ004 = !A0 & A1 & !A2 & A3
# A0 & !A1 & !A2 & !A3
# !A0 & !A1 & A2 & !A3
# A0 & A1 & A2;
-- Node name is 'B4'
-- Equation name is 'B4', location is LC008, type is output.
B4 = LCELL( _EQ005 $ VCC);
_EQ005 = !A1 & A2 & !A3
# A0 & !A1 & !A2
# A0 & !A3;
-- Node name is 'B5'
-- Equation name is 'B5', location is LC006, type is output.
B5 = LCELL( _EQ006 $ VCC);
_EQ006 = A0 & !A1 & A2 & A3
# A0 & !A1 & !A2 & !A3
# !A0 & A1 & !A2 & !A3
# A0 & A1 & !A3;
-- Node name is 'B6'
-- Equation name is 'B6', location is LC005, type is output.
B6 = LCELL( _EQ007 $ VCC);
_EQ007 = A0 & A1 & A2 & !A3
# !A0 & !A1 & A2 & A3
# !A1 & !A2 & !A3;
-- Node name is 'W'
-- Equation name is 'W', location is LC029, type is output.
W = LCELL( GND $ VCC);
-- Shareable expanders that are duplicated in multiple LABs:
-- (none)
Project Information c:\the road\shuma\shuma.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Standard
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'MAX7000S' family
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
PARALLEL_EXPANDERS = off
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SOFT_BUFFER_INSERTION = on
SUBFACTOR_EXTRACTION = on
TURBO_BIT = on
XOR_SYNTHESIS = on
IGNORE_SOFT_BUFFERS = off
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
One-Hot State Machine Encoding = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:00
Timing SNF Extractor 00:00:00
Assembler 00:00:02
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 4,311K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -