📄 tb_adder_register.ant
字号:
--------------------------------------------------------------------------------
-- Copyright (c) 1995-2003 Xilinx, Inc.
-- All Right Reserved.
--------------------------------------------------------------------------------
-- ____ ____
-- / /\/ /
-- /___/ \ / Vendor: Xilinx
-- \ \ \/ Version : 8.1i
-- \ \ Application : ISE
-- / / Filename : TB_Adder_Register.ant
-- /___/ /\ Timestamp : Fri May 19 17:16:59 2006
-- \ \ / \
-- \___\/\___\
--
--Command:
--Design Name: TB_Adder_Register
--Device: Xilinx
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;
ENTITY TB_Adder_Register IS
END TB_Adder_Register;
ARCHITECTURE testbench_arch OF TB_Adder_Register IS
FILE RESULTS: TEXT OPEN WRITE_MODE IS "C:\Documents and Settings\People\Desktop\VLSIASS2\TB_Adder_Register.ano";
COMPONENT Adder_Register
PORT (
Input : In std_logic_vector (1 DownTo 0);
Output : Out std_logic_vector (1 DownTo 0);
Reset : In std_logic;
Enable : In std_logic
);
END COMPONENT;
SIGNAL Input : std_logic_vector (1 DownTo 0) := "00";
SIGNAL Output : std_logic_vector (1 DownTo 0) := "UU";
SIGNAL Reset : std_logic := '1';
SIGNAL Enable : std_logic := '0';
SHARED VARIABLE TX_ERROR : INTEGER := 0;
SHARED VARIABLE TX_OUT : LINE;
BEGIN
UUT : Adder_Register
PORT MAP (
Input => Input,
Output => Output,
Reset => Reset,
Enable => Enable
);
PROCESS -- Annotation process
VARIABLE TX_TIME : INTEGER := 0;
PROCEDURE ANNOTATE_Output(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC, string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC, string'(", Output, "));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, Output);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(RESULTS, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
BEGIN
WAIT for 1 fs;
ANNOTATE_Output(0);
ANNO_LOOP : LOOP
WAIT for 50 ns;
TX_TIME := TX_TIME + 50;
ANNOTATE_Output(TX_TIME);
WAIT for 50 ns;
TX_TIME := TX_TIME + 50;
END LOOP ANNO_LOOP;
END PROCESS;
PROCESS
BEGIN
-- ------------- Current Time: 100ns
WAIT FOR 100 ns;
Reset <= '0';
Enable <= '1';
-- -------------------------------------
-- ------------- Current Time: 200ns
WAIT FOR 100 ns;
Enable <= '0';
Input <= "01";
-- -------------------------------------
-- ------------- Current Time: 400ns
WAIT FOR 200 ns;
Enable <= '1';
-- -------------------------------------
-- ------------- Current Time: 500ns
WAIT FOR 100 ns;
Enable <= '0';
Input <= "11";
-- -------------------------------------
-- ------------- Current Time: 600ns
WAIT FOR 100 ns;
Enable <= '1';
-- -------------------------------------
-- ------------- Current Time: 700ns
WAIT FOR 100 ns;
Enable <= '0';
-- -------------------------------------
-- ------------- Current Time: 800ns
WAIT FOR 100 ns;
Input <= "10";
-- -------------------------------------
-- ------------- Current Time: 900ns
WAIT FOR 100 ns;
Enable <= '1';
-- -------------------------------------
WAIT FOR 100 ns;
STD.TEXTIO.write(TX_OUT, string'("Total[]"));
STD.TEXTIO.writeline(RESULTS, TX_OUT);
ASSERT (FALSE) REPORT
"Success! Simulation for annotation completed"
SEVERITY FAILURE;
END PROCESS;
END testbench_arch;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -