qd_tw.ant

来自「四人抢答器的实现」· ANT 代码 · 共 172 行

ANT
172
字号
-- E:\VHDL\WAITPAST\QIANGDAQI4REN
-- VHDL Annotation Test Bench created by
-- HDL Bencher 6.1i
-- Sat Mar 24 14:51:18 2007

LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.NUMERIC_STD.ALL;USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;

ENTITY qd_tw IS
END qd_tw;

ARCHITECTURE testbench_arch OF qd_tw IS
-- If you get a compiler error on the following line,
-- from the menu do Options->Configuration select VHDL 87
FILE RESULTS: TEXT OPEN WRITE_MODE IS "e:\vhdl\waitpast\qiangdaqi4ren\qd_tw.ano";
	COMPONENT qd
		PORT (
			clk : In  std_logic;
			clr : In  std_logic;
			d1 : In  std_logic;
			d2 : In  std_logic;
			d3 : In  std_logic;
			d4 : In  std_logic;
			en : In  std_logic;
			seg : Out  std_logic_vector (6 DOWNTO 0);
			sound : Out  std_logic;
			wx : Out  std_logic_vector (2 DOWNTO 0)
		);
	END COMPONENT;

	SIGNAL clk : std_logic;
	SIGNAL clr : std_logic;
	SIGNAL d1 : std_logic;
	SIGNAL d2 : std_logic;
	SIGNAL d3 : std_logic;
	SIGNAL d4 : std_logic;
	SIGNAL en : std_logic;
	SIGNAL seg : std_logic_vector (6 DOWNTO 0);
	SIGNAL sound : std_logic;
	SIGNAL wx : std_logic_vector (2 DOWNTO 0);

BEGIN
	UUT : qd
	PORT MAP (
		clk => clk,
		clr => clr,
		d1 => d1,
		d2 => d2,
		d3 => d3,
		d4 => d4,
		en => en,
		seg => seg,
		sound => sound,
		wx => wx
	);

	PROCESS -- clock process for clk,
		VARIABLE TX_TIME : INTEGER :=0;

		PROCEDURE ANNOTATE_seg(
			TX_TIME : INTEGER
		) IS
			VARIABLE TX_STR : String(1 to 4096);
			VARIABLE TX_LOC : LINE;
		BEGIN
			STD.TEXTIO.write(TX_LOC,string'("Annotate["));
			STD.TEXTIO.write(TX_LOC, TX_TIME);
			STD.TEXTIO.write(TX_LOC,string'(",seg,"));
			IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, seg);
			STD.TEXTIO.write(TX_LOC, string'("]"));
			TX_STR(TX_LOC.all'range) := TX_LOC.all;
			STD.TEXTIO.writeline(results, TX_LOC);
			STD.TEXTIO.Deallocate(TX_LOC);
		END;

		PROCEDURE ANNOTATE_sound(
			TX_TIME : INTEGER
		) IS
			VARIABLE TX_STR : String(1 to 4096);
			VARIABLE TX_LOC : LINE;
		BEGIN
			STD.TEXTIO.write(TX_LOC,string'("Annotate["));
			STD.TEXTIO.write(TX_LOC, TX_TIME);
			STD.TEXTIO.write(TX_LOC,string'(",sound,"));
			IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sound);
			STD.TEXTIO.write(TX_LOC, string'("]"));
			TX_STR(TX_LOC.all'range) := TX_LOC.all;
			STD.TEXTIO.writeline(results, TX_LOC);
			STD.TEXTIO.Deallocate(TX_LOC);
		END;

		PROCEDURE ANNOTATE_wx(
			TX_TIME : INTEGER
		) IS
			VARIABLE TX_STR : String(1 to 4096);
			VARIABLE TX_LOC : LINE;
		BEGIN
			STD.TEXTIO.write(TX_LOC,string'("Annotate["));
			STD.TEXTIO.write(TX_LOC, TX_TIME);
			STD.TEXTIO.write(TX_LOC,string'(",wx,"));
			IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, wx);
			STD.TEXTIO.write(TX_LOC, string'("]"));
			TX_STR(TX_LOC.all'range) := TX_LOC.all;
			STD.TEXTIO.writeline(results, TX_LOC);
			STD.TEXTIO.Deallocate(TX_LOC);
		END;

	BEGIN
		CLOCK_LOOP : LOOP
		clk <= transport '0';
		WAIT FOR 10 ms;
		TX_TIME := TX_TIME + 10;
		clk <= transport '1';
		WAIT FOR 10 ms;
		TX_TIME := TX_TIME + 10;
		ANNOTATE_seg(TX_TIME);
		ANNOTATE_sound(TX_TIME);
		ANNOTATE_wx(TX_TIME);
		WAIT FOR 40 ms;
		TX_TIME := TX_TIME + 40;
		clk <= transport '0';
		WAIT FOR 40 ms;
		TX_TIME := TX_TIME + 40;
		END LOOP CLOCK_LOOP;
	END PROCESS;

	PROCESS   -- Process for clk
		VARIABLE TX_OUT : LINE;

		BEGIN
		-- --------------------
		clr <= transport '0';
		d1 <= transport '0';
		d2 <= transport '0';
		d3 <= transport '0';
		d4 <= transport '0';
		en <= transport '0';
		-- --------------------
		WAIT FOR 100 ms; -- Time=100 ms
		clr <= transport '1';
		-- --------------------
		WAIT FOR 100 ms; -- Time=200 ms
		d2 <= transport '0';
		-- --------------------
		WAIT FOR 100 ms; -- Time=300 ms
		d2 <= transport '1';
		-- --------------------
		WAIT FOR 100 ms; -- Time=400 ms
		d2 <= transport '0';
		-- --------------------
		WAIT FOR 100 ms; -- Time=500 ms
		en <= transport '1';
		-- --------------------
		WAIT FOR 710 ms; -- Time=1210 ms
		-- --------------------

		STD.TEXTIO.write(TX_OUT, string'("Total[]"));
		STD.TEXTIO.writeline(results, TX_OUT);
		ASSERT (FALSE) REPORT
			"Success! Simulation for annotation completed"
			SEVERITY FAILURE;
	END PROCESS;
END testbench_arch;

CONFIGURATION qd_cfg OF qd_tw IS
	FOR testbench_arch
	END FOR;
END qd_cfg;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?