fpq1s.vhdl

来自「四人抢答器的实现」· VHDL 代码 · 共 35 行

VHDL
35
字号
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

--  Uncomment the following lines to use the declarations that are
--  provided for instantiating Xilinx primitive components.
--library UNISIM;
--use UNISIM.VComponents.all;

entity fpq1S is
      Port (CLK:in std_logic;
	       CP:out std_logic);
end fpq1S;

architecture Behavioral of fpq1S is
  signal count:integer range 0 to 40000000;
    begin
	process(CLK)
		begin
		  if(CLK'event and CLK='1') then
		          if count=39999999 then
			         count<=0;
				else
				    count<=count+1;
				end if;
			 case count is
			   when 0        to 19999999=>CP<='1';
			   when 20000000  to 39999999=>CP<='0';
			   when others =>CP<='Z';
			 end case;
		  end if;
	end process;
end Behavioral;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?