📄 qd_tw.vhw
字号:
-- E:\VHDL\WAITPAST\QIANGDAQI4REN
-- VHDL Test Bench created by
-- HDL Bencher 6.1i
-- Sat Mar 24 14:51:18 2007
--
-- Notes:
-- 1) This testbench has been automatically generated from
-- your Test Bench Waveform
-- 2) To use this as a user modifiable testbench do the following:
-- - Save it as a file with a .vhd extension (i.e. File->Save As...)
-- - Add it to your project as a testbench source (i.e. Project->Add Source...)
--
LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.NUMERIC_STD.ALL;USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;
ENTITY qd_tw IS
END qd_tw;
ARCHITECTURE testbench_arch OF qd_tw IS
-- If you get a compiler error on the following line,
-- from the menu do Options->Configuration select VHDL 87
FILE RESULTS: TEXT OPEN WRITE_MODE IS "results.txt";
COMPONENT qd
PORT (
clk : In std_logic;
clr : In std_logic;
d1 : In std_logic;
d2 : In std_logic;
d3 : In std_logic;
d4 : In std_logic;
en : In std_logic;
seg : Out std_logic_vector (6 DOWNTO 0);
sound : Out std_logic;
wx : Out std_logic_vector (2 DOWNTO 0)
);
END COMPONENT;
SIGNAL clk : std_logic;
SIGNAL clr : std_logic;
SIGNAL d1 : std_logic;
SIGNAL d2 : std_logic;
SIGNAL d3 : std_logic;
SIGNAL d4 : std_logic;
SIGNAL en : std_logic;
SIGNAL seg : std_logic_vector (6 DOWNTO 0);
SIGNAL sound : std_logic;
SIGNAL wx : std_logic_vector (2 DOWNTO 0);
BEGIN
UUT : qd
PORT MAP (
clk => clk,
clr => clr,
d1 => d1,
d2 => d2,
d3 => d3,
d4 => d4,
en => en,
seg => seg,
sound => sound,
wx => wx
);
PROCESS -- clock process for clk,
BEGIN
CLOCK_LOOP : LOOP
clk <= transport '0';
WAIT FOR 10 ms;
clk <= transport '1';
WAIT FOR 10 ms;
WAIT FOR 40 ms;
clk <= transport '0';
WAIT FOR 40 ms;
END LOOP CLOCK_LOOP;
END PROCESS;
PROCESS -- Process for clk
VARIABLE TX_OUT : LINE;
VARIABLE TX_ERROR : INTEGER := 0;
PROCEDURE CHECK_seg(
next_seg : std_logic_vector (6 DOWNTO 0);
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
-- If compiler error ("/=" is ambiguous) occurs in the next line of code
-- change compiler settings to use explicit declarations only
IF (seg /= next_seg) THEN
STD.TEXTIO.write(TX_LOC,string'("Error at time="));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'("ms seg="));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, seg);
STD.TEXTIO.write(TX_LOC, string'(", Expected = "));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, next_seg);
STD.TEXTIO.write(TX_LOC, string'(" "));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
ASSERT (FALSE) REPORT TX_STR SEVERITY ERROR;
TX_ERROR := TX_ERROR + 1;
END IF;
END;
PROCEDURE CHECK_sound(
next_sound : std_logic;
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
-- If compiler error ("/=" is ambiguous) occurs in the next line of code
-- change compiler settings to use explicit declarations only
IF (sound /= next_sound) THEN
STD.TEXTIO.write(TX_LOC,string'("Error at time="));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'("ms sound="));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, sound);
STD.TEXTIO.write(TX_LOC, string'(", Expected = "));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, next_sound);
STD.TEXTIO.write(TX_LOC, string'(" "));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
ASSERT (FALSE) REPORT TX_STR SEVERITY ERROR;
TX_ERROR := TX_ERROR + 1;
END IF;
END;
PROCEDURE CHECK_wx(
next_wx : std_logic_vector (2 DOWNTO 0);
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
-- If compiler error ("/=" is ambiguous) occurs in the next line of code
-- change compiler settings to use explicit declarations only
IF (wx /= next_wx) THEN
STD.TEXTIO.write(TX_LOC,string'("Error at time="));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'("ms wx="));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, wx);
STD.TEXTIO.write(TX_LOC, string'(", Expected = "));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, next_wx);
STD.TEXTIO.write(TX_LOC, string'(" "));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
ASSERT (FALSE) REPORT TX_STR SEVERITY ERROR;
TX_ERROR := TX_ERROR + 1;
END IF;
END;
BEGIN
-- --------------------
clr <= transport '0';
d1 <= transport '0';
d2 <= transport '0';
d3 <= transport '0';
d4 <= transport '0';
en <= transport '0';
-- --------------------
WAIT FOR 100 ms; -- Time=100 ms
clr <= transport '1';
-- --------------------
WAIT FOR 100 ms; -- Time=200 ms
d2 <= transport '0';
-- --------------------
WAIT FOR 100 ms; -- Time=300 ms
d2 <= transport '1';
-- --------------------
WAIT FOR 100 ms; -- Time=400 ms
d2 <= transport '0';
-- --------------------
WAIT FOR 100 ms; -- Time=500 ms
en <= transport '1';
-- --------------------
WAIT FOR 710 ms; -- Time=1210 ms
-- --------------------
IF (TX_ERROR = 0) THEN
STD.TEXTIO.write(TX_OUT,string'("No errors or warnings"));
STD.TEXTIO.writeline(results, TX_OUT);
ASSERT (FALSE) REPORT
"Simulation successful (not a failure). No problems detected. "
SEVERITY FAILURE;
ELSE
STD.TEXTIO.write(TX_OUT, TX_ERROR);
STD.TEXTIO.write(TX_OUT, string'(
" errors found in simulation"));
STD.TEXTIO.writeline(results, TX_OUT);
ASSERT (FALSE) REPORT
"Errors found during simulation"
SEVERITY FAILURE;
END IF;
END PROCESS;
END testbench_arch;
CONFIGURATION qd_cfg OF qd_tw IS
FOR testbench_arch
END FOR;
END qd_cfg;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -