⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 lock.syr

📁 四人抢答器的实现
💻 SYR
字号:
Release 6.2i - xst G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.02 / 0.91 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.91 s | Elapsed : 0.00 / 1.00 s --> Reading design: lock.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : lock.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : lockOutput Format                      : NGCTarget Device                      : xc2s50-6-tq144---- Source OptionsTop Module Name                    : lockAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : lock.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NOtristate2logic                     : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file E:/VHDL/waitpast/qiangdaqi4ren/lock.vhdl in Library work.Architecture behavioral of Entity lock is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <lock> (Architecture <behavioral>).WARNING:Xst:819 - E:/VHDL/waitpast/qiangdaqi4ren/lock.vhdl line 20: The following signals are missing in the process sensitivity list:   clr.Entity <lock> analyzed. Unit <lock> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <lock>.    Related source file is E:/VHDL/waitpast/qiangdaqi4ren/lock.vhdl.    Found 1-bit register for signal <q1>.    Found 1-bit register for signal <q2>.    Found 1-bit register for signal <q3>.    Found 1-bit register for signal <q4>.    Found 1-bit register for signal <alm>.    Summary:	inferred   5 D-type flip-flop(s).Unit <lock> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 5 1-bit register                    : 5==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <lock> ...Loading device for application Xst from file 'v50.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lock, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : lock.ngrTop Level Output File Name         : lockOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 11Macro Statistics :# Registers                        : 5#      1-bit register              : 5Cell Usage :# BELS                             : 2#      LUT1                        : 1#      VCC                         : 1# FlipFlops/Latches                : 5#      FDC                         : 5# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 10#      IBUF                        : 5#      OBUF                        : 5=========================================================================Device utilization summary:---------------------------Selected Device : 2s50tq144-6  Number of Slices:                       3  out of    768     0%   Number of Slice Flip Flops:             5  out of   1536     0%   Number of 4 input LUTs:                 1  out of   1536     0%   Number of bonded IOBs:                 10  out of     96    10%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 5     |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6   Minimum period: No path found   Minimum input arrival time before clock: 2.520ns   Maximum output required time after clock: 6.788ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'Offset:              2.520ns (Levels of Logic = 1)  Source:            d1 (PAD)  Destination:       q1 (FF)  Destination Clock: clk rising  Data Path: d1 to q1                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             1   0.776   1.035  d1_IBUF (d1_IBUF)     FDC:D                     0.709          q1    ----------------------------------------    Total                      2.520ns (1.485ns logic, 1.035ns route)                                       (58.9% logic, 41.1% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              6.788ns (Levels of Logic = 1)  Source:            q1 (FF)  Destination:       q1 (PAD)  Source Clock:      clk rising  Data Path: q1 to q1                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDC:C->Q              1   1.085   1.035  q1 (q1_OBUF)     OBUF:I->O                 4.668          q1_OBUF (q1)    ----------------------------------------    Total                      6.788ns (5.753ns logic, 1.035ns route)                                       (84.8% logic, 15.2% route)=========================================================================CPU : 2.50 / 4.28 s | Elapsed : 2.00 / 4.00 s --> Total memory usage is 55404 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -