⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dial1.fit.rpt

📁 拨码开关实验 拨码开关8 位0 1 状态在8 位7 段数码管相应位上显示0 或1。
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; Enable device-wide reset (DEV_CLRn)          ; Off                 ;
; Enable device-wide output enable (DEV_OE)    ; Off                 ;
; Enable INIT_DONE output                      ; Off                 ;
; Configuration scheme                         ; Passive Serial      ;
; Reserve all unused pins                      ; As input tri-stated ;
; Base pin-out file on sameframe device        ; Off                 ;
+----------------------------------------------+---------------------+


+----------------------------+
; Advanced Data - General    ;
+--------------------+-------+
; Name               ; Value ;
+--------------------+-------+
; Status Code        ; 0     ;
; Desired User Slack ; 0     ;
; Fit Attempts       ; 1     ;
+--------------------+-------+


+------------------------------------------------------------------------------------------+
; Advanced Data - Placement Preparation                                                    ;
+--------------------------------------------------------------------------------+---------+
; Name                                                                           ; Value   ;
+--------------------------------------------------------------------------------+---------+
; Auto Fit Point 1 - Fit Attempt 1                                               ; ff      ;
; Mid Wire Use - Fit Attempt 1                                                   ; 1       ;
; Mid Slack - Fit Attempt 1                                                      ; -16110  ;
; Internal Atom Count - Fit Attempt 1                                            ; 29      ;
; LE/ALM Count - Fit Attempt 1                                                   ; 29      ;
; LAB Count - Fit Attempt 1                                                      ; 4       ;
; Outputs per Lab - Fit Attempt 1                                                ; 3.500   ;
; Inputs per LAB - Fit Attempt 1                                                 ; 3.000   ;
; Global Inputs per LAB - Fit Attempt 1                                          ; 1.500   ;
; LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1       ; 0:4     ;
; LAB Constraint 'ce + sync load' - Fit Attempt 1                                ; 0:4     ;
; LAB Constraint 'non-global controls' - Fit Attempt 1                           ; 0:4     ;
; LAB Constraint 'un-route combination' - Fit Attempt 1                          ; 0:4     ;
; LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1                    ; 0:1;1:3 ;
; LAB Constraint 'un-route with async_clear' - Fit Attempt 1                     ; 0:1;1:3 ;
; LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1           ; 0:4     ;
; LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1             ; 0:4     ;
; LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1    ; 0:4     ;
; LAB Constraint 'global control signals' - Fit Attempt 1                        ; 0:1;2:3 ;
; LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1                    ; 0:1;1:3 ;
; LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1               ; 0:4     ;
; LAB Constraint 'aload_aclr pair' - Fit Attempt 1                               ; 0:1;1:3 ;
; LAB Constraint 'sload_sclear pair' - Fit Attempt 1                             ; 0:4     ;
; LAB Constraint 'invert_a constraint' - Fit Attempt 1                           ; 1:4     ;
; LAB Constraint 'has placement constraint' - Fit Attempt 1                      ; 0:2;1:2 ;
; LAB Constraint 'use of ADATA or SDATA by registers constraint' - Fit Attempt 1 ; 0:4     ;
; LEs in Chains - Fit Attempt 1                                                  ; 15      ;
; LEs in Long Chains - Fit Attempt 1                                             ; 15      ;
; LABs with Chains - Fit Attempt 1                                               ; 2       ;
; LABs with Multiple Chains - Fit Attempt 1                                      ; 0       ;
; Time - Fit Attempt 1                                                           ; 0       ;
+--------------------------------------------------------------------------------+---------+


+----------------------------------------------+
; Advanced Data - Placement                    ;
+-------------------------------------+--------+
; Name                                ; Value  ;
+-------------------------------------+--------+
; Auto Fit Point 2 - Fit Attempt 1    ; ff     ;
; Early Wire Use - Fit Attempt 1      ; 0      ;
; Early Slack - Fit Attempt 1         ; -21863 ;
; Auto Fit Point 3 - Fit Attempt 1    ; ff     ;
; Auto Fit Point 4 - Fit Attempt 1    ; ff     ;
; Mid Wire Use - Fit Attempt 1        ; 1      ;
; Mid Slack - Fit Attempt 1           ; -20601 ;
; Late Wire Use - Fit Attempt 1       ; 1      ;
; Late Slack - Fit Attempt 1          ; -20601 ;
; Auto Fit Point 5 - Fit Attempt 1    ; ff     ;
; Time - Fit Attempt 1                ; 0      ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.063  ;
+-------------------------------------+--------+


+----------------------------------------------+
; Advanced Data - Routing                      ;
+-------------------------------------+--------+
; Name                                ; Value  ;
+-------------------------------------+--------+
; Early Slack - Fit Attempt 1         ; -19591 ;
; Early Wire Use - Fit Attempt 1      ; 1      ;
; Peak Regional Wire - Fit Attempt 1  ; 1      ;
; Mid Slack - Fit Attempt 1           ; -21403 ;
; Late Slack - Fit Attempt 1          ; -21070 ;
; Late Slack - Fit Attempt 1          ; -21070 ;
; Late Wire Use - Fit Attempt 1       ; 1      ;
; Time - Fit Attempt 1                ; 0      ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.032  ;
+-------------------------------------+--------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Sat Apr 28 17:41:49 2007
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off DIAL1 -c DIAL1
Info: Selected device EPM1270T144C5 for design "DIAL1"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
    Info: Device EPM570T144C5 is compatible
    Info: Device EPM570T144I5 is compatible
    Info: Device EPM1270T144I5 is compatible
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
    Info: Assuming a global fmax requirement of 1000 MHz
    Info: Assuming a global tsu requirement of 2.0 ns
    Info: Assuming a global tco requirement of 1.0 ns
    Info: Assuming a global tpd requirement of 1.0 ns
Info: Completed User Assigned Global Signals Promotion Operation
Info: Automatically promoted signal "clk" to use Global clock
Info: Pin "clk" drives global clock, but is not placed in a dedicated clock pin position
Info: Automatically promoted some destinations of signal "cnt_scan[15]" to use Global clock
    Info: Destination "cnt_scan[15]" may be non-global or may not use global clock
Info: Automatically promoted signal "rst" to use Global clock
Info: Pin "rst" drives global clock, but is not placed in a dedicated clock pin position
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Started processing fast register assignments
Info: Finished processing fast register assignments
Info: Finished register packing: elapsed time is 00:00:00
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to pin delay of 7.704 ns
    Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X12_Y8; Fanout = 6; REG Node = 'en_xhdl[1]'
    Info: 2: + IC(1.159 ns) + CELL(0.200 ns) = 1.359 ns; Loc. = LAB_X12_Y8; Fanout = 7; COMB Node = 'data4[3]~167'
    Info: 3: + IC(1.406 ns) + CELL(0.200 ns) = 2.965 ns; Loc. = LAB_X13_Y8; Fanout = 1; COMB Node = 'Mux0~13'
    Info: 4: + IC(2.417 ns) + CELL(2.322 ns) = 7.704 ns; Loc. = PIN_109; Fanout = 0; PIN Node = 'dataout[7]'
    Info: Total cell delay = 2.722 ns ( 35.33 % )
    Info: Total interconnect delay = 4.982 ns ( 64.67 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 1%
    Info: The peak interconnect region extends from location x9_y0 to location x17_y11
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
    Info: Optimizations that may affect the design's routability were skipped
    Info: Optimizations that may affect the design's timing were skipped
Warning: Following 1 pins have nothing, GND, or VCC driving dat

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -