⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 vga.rpt

📁 Language writes with VHDL demonstrates the design on the monitor the source program用VHDL 语言写的在显示器上显示
💻 RPT
📖 第 1 页 / 共 3 页
字号:
   -      3     -    F    26       DFFE                0    4    0    7  ll3 (:35)
   -      4     -    F    26       DFFE                0    4    0    6  ll2 (:36)
   -      8     -    F    26       DFFE                0    3    0    4  ll1 (:37)
   -      7     -    F    26       DFFE                0    1    0    5  ll0 (:38)
   -      5     -    E    32        OR2                0    4    0    1  :233
   -      8     -    E    32        OR2                0    4    0    1  :245
   -      3     -    E    32        OR2                0    4    0    1  :257
   -      3     -    E    23        OR2        !       0    4    0    4  :410
   -      2     -    F    26        OR2        !       0    4    0    8  :576
   -      4     -    E    32        OR2        !       0    2    1    3  :824
   -      1     -    F    30        OR2        !       0    3    1    4  :871
   -      5     -    E    23       AND2                0    4    0    3  :1098
   -      6     -    E    28        OR2        !       0    4    0    3  :1125
   -      5     -    E    28        OR2                0    4    0    2  :1152
   -      2     -    E    32        OR2                0    2    0    2  :1182
   -      7     -    E    28        OR2        !       0    4    0    2  :1231
   -      3     -    E    29       AND2                0    2    0    2  :1270
   -      3     -    E    28        OR2                0    3    0    1  :1373
   -      8     -    E    28        OR2    s   !       0    4    0    2  ~1396~1
   -      1     -    E    28        OR2                0    4    0    1  :1397
   -      4     -    E    28        OR2    s           0    4    0    1  ~1421~1
   -      4     -    E    23        OR2    s           0    4    0    1  ~1421~2
   -      2     -    E    28        OR2                0    4    0    1  :1421
   -      2     -    F    30        OR2    s   !       0    2    0    3  ~1435~1
   -      6     -    F    36       AND2                0    3    0    1  :1435
   -      5     -    F    36        OR2                0    4    0    2  :1448
   -      8     -    F    36        OR2        !       0    4    0    2  :1486
   -      3     -    F    36        OR2                0    4    0    2  :1537
   -      7     -    F    36        OR2                0    4    0    1  :1550
   -      6     -    F    20        OR2        !       0    4    0    2  :1588
   -      1     -    F    36        OR2    s   !       0    2    0    4  ~1591~1
   -      5     -    F    20        OR2                0    4    0    2  :1637
   -      3     -    F    20        OR2                0    4    0    1  :1652
   -      7     -    F    20        OR2        !       0    4    0    2  :1690
   -      6     -    F    27        OR2                0    4    0    1  :1744
   -      5     -    F    26        OR2        !       0    3    0    2  :1756
   -      2     -    F    36        OR2    s           0    4    0    2  ~1874~1
   -      4     -    F    20        OR2                0    2    0    1  :1874
   -      8     -    F    20        OR2    s   !       0    2    0    2  ~1897~1
   -      1     -    F    20        OR2                0    4    0    1  :1898
   -      2     -    F    20        OR2                0    4    0    1  :1918
   -      4     -    F    36        OR2                0    4    0    1  :1922
   -      1     -    E    32        OR2                1    3    1    0  :1964
   -      4     -    E    34        OR2                1    3    1    0  :1974
   -      1     -    E    34        OR2                1    3    1    0  :1984


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:                         d:\eda\ep1k30\vga\vga.rpt
vga

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/144(  0%)     0/ 72(  0%)     0/ 72(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
B:       0/144(  0%)     0/ 72(  0%)     0/ 72(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/144(  0%)     0/ 72(  0%)     0/ 72(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
D:       0/144(  0%)     0/ 72(  0%)     0/ 72(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
E:       9/144(  6%)     0/ 72(  0%)    15/ 72( 20%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
F:      11/144(  7%)     0/ 72(  0%)    10/ 72( 13%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      2/24(  8%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      1/24(  4%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
25:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
26:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
27:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
28:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
29:      1/24(  4%)     1/4( 25%)      0/4(  0%)       0/4(  0%)
30:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
31:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
32:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
33:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
34:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
35:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
36:      1/24(  4%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                         d:\eda\ep1k30\vga\vga.rpt
vga

** CLOCK SIGNALS **

Type     Fan-out       Name
DFF         18         cc4
DFF          9         fs1
INPUT        5         md
INPUT        4         clk


Device-Specific Information:                         d:\eda\ep1k30\vga\vga.rpt
vga

** EQUATIONS **

clk      : INPUT;
md       : INPUT;

-- Node name is 'b' 
-- Equation name is 'b', type is output 
b        =  _LC1_E34;

-- Node name is ':28' = 'cc0' 
-- Equation name is 'cc0', location is LC1_E29, type is buried.
cc0      = DFFE(!cc0,  fs1,  VCC,  VCC,  VCC);

-- Node name is ':27' = 'cc1' 
-- Equation name is 'cc1', location is LC2_E29, type is buried.
cc1      = DFFE( _EQ001,  fs1,  VCC,  VCC,  VCC);
  _EQ001 =  cc0 & !cc1 & !_LC3_E23
         # !cc0 &  cc1 & !_LC3_E23;

-- Node name is ':26' = 'cc2' 
-- Equation name is 'cc2', location is LC8_E23, type is buried.
cc2      = DFFE( _EQ002,  fs1,  VCC,  VCC,  VCC);
  _EQ002 =  cc2 & !_LC3_E23 & !_LC6_E23
         # !cc2 & !_LC3_E23 &  _LC6_E23;

-- Node name is ':25' = 'cc3' 
-- Equation name is 'cc3', location is LC2_E23, type is buried.
cc3      = DFFE( _EQ003,  fs1,  VCC,  VCC,  VCC);
  _EQ003 = !cc2 &  cc3 & !_LC3_E23
         #  cc3 & !_LC3_E23 & !_LC6_E23
         #  cc2 & !cc3 & !_LC3_E23 &  _LC6_E23;

-- Node name is ':24' = 'cc4' 
-- Equation name is 'cc4', location is LC1_E23, type is buried.
cc4      = DFFE( _EQ004,  fs1,  VCC,  VCC,  VCC);
  _EQ004 = !cc3 &  cc4 & !_LC3_E23
         #  cc4 & !_LC3_E23 & !_LC7_E23
         #  cc3 & !cc4 & !_LC3_E23 &  _LC7_E23;

-- Node name is ':22' = 'fs0' 
-- Equation name is 'fs0', location is LC7_E29, type is buried.
fs0      = DFFE( _EQ005, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ005 = !fs0 &  fs1
         # !fs0 & !fs3
         # !fs0 & !fs2;

-- Node name is ':21' = 'fs1' 
-- Equation name is 'fs1', location is LC4_E29, type is buried.
fs1      = DFFE( _EQ006, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ006 = !fs0 &  fs1
         #  fs0 & !fs1;

-- Node name is ':20' = 'fs2' 
-- Equation name is 'fs2', location is LC6_E29, type is buried.
fs2      = DFFE( _EQ007, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ007 =  fs0 &  fs1 & !fs2
         #  fs0 & !fs1 &  fs2
         # !fs1 &  fs2 & !fs3
         # !fs0 &  fs1 &  fs2
         # !fs0 &  fs2 & !fs3;

-- Node name is ':19' = 'fs3' 
-- Equation name is 'fs3', location is LC5_E29, type is buried.
fs3      = DFFE( _EQ008, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ008 =  fs0 &  fs1 &  fs2 & !fs3
         # !fs2 &  fs3
         # !fs0 &  fs1 &  fs3
         #  fs0 & !fs1 &  fs3;

-- Node name is 'g' 
-- Equation name is 'g', type is output 
g        =  _LC4_E34;

-- Node name is 'hs' 
-- Equation name is 'hs', type is output 
hs       = !_LC4_E32;

-- Node name is ':38' = 'll0' 
-- Equation name is 'll0', location is LC7_F26, type is buried.
ll0      = DFFE(!ll0, !cc4,  VCC,  VCC,  VCC);

-- Node name is ':37' = 'll1' 
-- Equation name is 'll1', location is LC8_F26, type is buried.
ll1      = DFFE( _EQ009, !cc4,  VCC,  VCC,  VCC);
  _EQ009 = !_LC2_F26 &  ll0 & !ll1
         # !_LC2_F26 & !ll0 &  ll1;

-- Node name is ':36' = 'll2' 
-- Equation name is 'll2', location is LC4_F26, type is buried.
ll2      = DFFE( _EQ010, !cc4,  VCC,  VCC,  VCC);
  _EQ010 = !_LC2_F26 & !ll0 &  ll2
         # !_LC2_F26 & !ll1 &  ll2
         # !_LC2_F26 &  ll0 &  ll1 & !ll2;

-- Node name is ':35' = 'll3' 
-- Equation name is 'll3', location is LC3_F26, type is buried.
ll3      = DFFE( _EQ011, !cc4,  VCC,  VCC,  VCC);
  _EQ011 = !_LC2_F26 & !_LC6_F26 &  ll3
         # !_LC2_F26 & !ll2 &  ll3
         # !_LC2_F26 &  _LC6_F26 &  ll2 & !ll3;

-- Node name is ':34' = 'll4' 
-- Equation name is 'll4', location is LC4_F27, type is buried.
ll4      = DFFE( _EQ012, !cc4,  VCC,  VCC,  VCC);
  _EQ012 = !_LC1_F26 & !_LC2_F26 &  ll4
         #  _LC1_F26 & !_LC2_F26 & !ll4;

-- Node name is ':33' = 'll5' 
-- Equation name is 'll5', location is LC5_F27, type is buried.
ll5      = DFFE( _EQ013, !cc4,  VCC,  VCC,  VCC);
  _EQ013 = !_LC2_F26 & !ll4 &  ll5
         # !_LC1_F26 & !_LC2_F26 &  ll5
         #  _LC1_F26 & !_LC2_F26 &  ll4 & !ll5;

-- Node name is ':32' = 'll6' 
-- Equation name is 'll6', location is LC2_F27, type is buried.
ll6      = DFFE( _EQ014, !cc4,  VCC,  VCC,  VCC);
  _EQ014 = !_LC2_F26 & !ll5 &  ll6
         # !_LC2_F26 & !_LC7_F27 &  ll6
         # !_LC2_F26 &  _LC7_F27 &  ll5 & !ll6;

-- Node name is ':31' = 'll7' 
-- Equation name is 'll7', location is LC3_F27, type is buried.
ll7      = DFFE( _EQ015, !cc4,  VCC,  VCC,  VCC);
  _EQ015 = !_LC2_F26 & !_LC8_F27 &  ll7
         # !_LC2_F26 &  _LC8_F27 & !ll7;

-- Node name is ':30' = 'll8' 
-- Equation name is 'll8', location is LC1_F27, type is buried.
ll8      = DFFE( _EQ016, !cc4,  VCC,  VCC,  VCC);
  _EQ016 = !_LC2_F26 & !ll7 &  ll8
         # !_LC2_F26 & !_LC8_F27 &  ll8
         # !_LC2_F26 &  _LC8_F27 &  ll7 & !ll8;

-- Node name is ':9' = 'mmd0' 
-- Equation name is 'mmd0', location is LC6_E32, type is buried.
mmd0     = DFFE( _EQ017, !md,  VCC,  VCC,  VCC);
  _EQ017 = !mmd0 & !mmd1;

-- Node name is ':8' = 'mmd1' 
-- Equation name is 'mmd1', location is LC7_E32, type is buried.
mmd1     = DFFE( _EQ018, !md,  VCC,  VCC,  VCC);
  _EQ018 =  mmd0 & !mmd1;

-- Node name is 'r' 
-- Equation name is 'r', type is output 
r        =  _LC1_E32;

-- Node name is 'vs' 
-- Equation name is 'vs', type is output 
vs       = !_LC1_F30;

-- Node name is '|LPM_ADD_SUB:441|addcore:adder|:59' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC6_E23', type is buried 
_LC6_E23 = LCELL( _EQ019);
  _EQ019 =  cc0 &  cc1;

-- Node name is '|LPM_ADD_SUB:441|addcore:adder|:63' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC7_E23', type is buried 
_LC7_E23 = LCELL( _EQ020);
  _EQ020 =  cc2 &  _LC6_E23;

-- Node name is '|LPM_ADD_SUB:631|addcore:adder|:75' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC6_F26', type is buried 
_LC6_F26 = LCELL( _EQ021);
  _EQ021 =  ll0 &  ll1;

-- Node name is '|LPM_ADD_SUB:631|addcore:adder|:83' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC1_F26', type is buried 
_LC1_F26 = LCELL( _EQ022);
  _EQ022 =  ll0 &  ll1 &  ll2 &  ll3;

-- Node name is '|LPM_ADD_SUB:631|addcore:adder|:87' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC7_F27', type is buried 
_LC7_F27 = LCELL( _EQ023);
  _EQ023 =  _LC1_F26 &  ll4;

-- Node name is '|LPM_ADD_SUB:631|addcore:adder|:95' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC8_F27', type is buried 
_LC8_F27 = LCELL( _EQ024);
  _EQ024 =  _LC1_F26 &  ll4 &  ll5 &  ll6;

-- Node name is ':233' 
-- Equation name is '_LC5_E32', type is buried 
_LC5_E32 = LCELL( _EQ025);
  _EQ025 = !_LC3_E28 &  _LC4_F20 & !mmd0 &  mmd1
         #  _LC3_E28 & !_LC4_F20 & !mmd0
         #  _LC4_F20 &  mmd0 & !mmd1
         #  _LC3_E28 & !mmd0 & !mmd1;

-- Node name is ':245' 
-- Equation name is '_LC8_E32', type is buried 
_LC8_E32 = LCELL( _EQ026);
  _EQ026 =  _LC1_F20 &  mmd0 & !mmd1
         # !_LC1_E28 &  _LC1_F20 & !mmd0 &  mmd1
         #  _LC1_E28 & !_LC1_F20 & !mmd0
         #  _LC1_E28 & !mmd0 & !mmd1;

-- Node name is ':257' 
-- Equation name is '_LC3_E32', type is buried 
_LC3_E32 = LCELL( _EQ027);
  _EQ027 =  _LC2_E28 & !mmd0 & !mmd1
         #  _LC4_F36 &  mmd0 & !mmd1
         #  _LC2_E28 & !_LC4_F36 & !mmd0
         # !_LC2_E28 &  _LC4_F36 & !mmd0 &  mmd1;

-- Node name is ':410' 
-- Equation name is '_LC3_E23', type is buried 
!_LC3_E23 = _LC3_E23~NOT;
_LC3_E23~NOT = LCELL( _EQ028);
  _EQ028 = !cc0
         #  _LC2_E32
         # !cc4
         #  cc1;

-- Node name is ':576' 

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -