⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 hour24.rpt

📁 FPGA设计的时钟!很特别
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Device-Specific Information:            d:\my_own_works\digit_clock\hour24.rpt
hour24

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       6/ 96(  6%)     9/ 48( 18%)     0/ 48(  0%)    0/16(  0%)      8/16( 50%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:            d:\my_own_works\digit_clock\hour24.rpt
hour24

** CLOCK SIGNALS **

Type     Fan-out       Name
INPUT        9         fin


Device-Specific Information:            d:\my_own_works\digit_clock\hour24.rpt
hour24

** CLEAR SIGNALS **

Type     Fan-out       Name
INPUT        9         rst


Device-Specific Information:            d:\my_own_works\digit_clock\hour24.rpt
hour24

** EQUATIONS **

fin      : INPUT;
rst      : INPUT;

-- Node name is 'full' 
-- Equation name is 'full', type is output 
full     =  _LC2_A2;

-- Node name is ':16' = 'hour0_tmp0' 
-- Equation name is 'hour0_tmp0', location is LC1_A10, type is buried.
hour0_tmp0 = DFFE( _EQ001, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ001 = !hour0_tmp0 &  _LC2_A10
         # !hour0_tmp0 &  _LC5_A10;

-- Node name is ':15' = 'hour0_tmp1' 
-- Equation name is 'hour0_tmp1', location is LC4_A10, type is buried.
hour0_tmp1 = DFFE( _EQ002, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ002 = !hour0_tmp0 &  hour0_tmp1 &  _LC2_A10
         #  hour0_tmp0 & !hour0_tmp1 &  _LC2_A10
         # !hour0_tmp0 &  hour0_tmp1 &  _LC5_A10
         #  hour0_tmp0 & !hour0_tmp1 &  _LC5_A10;

-- Node name is ':14' = 'hour0_tmp2' 
-- Equation name is 'hour0_tmp2', location is LC1_A2, type is buried.
hour0_tmp2 = DFFE( _EQ003, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ003 =  hour0_tmp2 &  _LC2_A10 & !_LC8_A2
         # !hour0_tmp2 &  _LC2_A10 &  _LC8_A2;

-- Node name is ':13' = 'hour0_tmp3' 
-- Equation name is 'hour0_tmp3', location is LC3_A2, type is buried.
hour0_tmp3 = DFFE( _EQ004, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ004 = !hour0_tmp2 &  hour0_tmp3 &  _LC2_A10
         #  hour0_tmp3 &  _LC2_A10 & !_LC8_A2
         #  hour0_tmp2 & !hour0_tmp3 &  _LC2_A10 &  _LC8_A2;

-- Node name is 'hour00' 
-- Equation name is 'hour00', type is output 
hour00   =  hour0_tmp0;

-- Node name is ':20' = 'hour1_tmp0' 
-- Equation name is 'hour1_tmp0', location is LC3_A10, type is buried.
hour1_tmp0 = DFFE( _EQ005, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ005 =  hour1_tmp0 &  _LC5_A10
         #  hour1_tmp0 & !_LC6_A2 &  _LC7_A10
         # !hour1_tmp0 & !_LC6_A2 & !_LC7_A10;

-- Node name is ':19' = 'hour1_tmp1' 
-- Equation name is 'hour1_tmp1', location is LC6_A10, type is buried.
hour1_tmp1 = DFFE( _EQ006, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ006 =  _LC8_A10
         #  hour1_tmp0 & !_LC6_A2 & !_LC7_A10;

-- Node name is ':18' = 'hour1_tmp2' 
-- Equation name is 'hour1_tmp2', location is LC7_A2, type is buried.
hour1_tmp2 = DFFE( _EQ007, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ007 = !hour0_tmp2 & !hour0_tmp3 &  hour1_tmp2 & !_LC8_A2;

-- Node name is ':17' = 'hour1_tmp3' 
-- Equation name is 'hour1_tmp3', location is LC5_A2, type is buried.
hour1_tmp3 = DFFE( _EQ008, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ008 = !hour0_tmp2 & !hour0_tmp3 &  hour1_tmp3 & !_LC8_A2;

-- Node name is 'hour01' 
-- Equation name is 'hour01', type is output 
hour01   =  hour0_tmp1;

-- Node name is 'hour02' 
-- Equation name is 'hour02', type is output 
hour02   =  hour0_tmp2;

-- Node name is 'hour03' 
-- Equation name is 'hour03', type is output 
hour03   =  hour0_tmp3;

-- Node name is 'hour10' 
-- Equation name is 'hour10', type is output 
hour10   =  hour1_tmp0;

-- Node name is 'hour11' 
-- Equation name is 'hour11', type is output 
hour11   =  hour1_tmp1;

-- Node name is 'hour12' 
-- Equation name is 'hour12', type is output 
hour12   =  hour1_tmp2;

-- Node name is 'hour13' 
-- Equation name is 'hour13', type is output 
hour13   =  hour1_tmp3;

-- Node name is '|LPM_ADD_SUB:203|addcore:adder|:55' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC8_A2', type is buried 
!_LC8_A2 = _LC8_A2~NOT;
_LC8_A2~NOT = LCELL( _EQ009);
  _EQ009 = !hour0_tmp1
         # !hour0_tmp0;

-- Node name is ':11' 
-- Equation name is '_LC2_A2', type is buried 
_LC2_A2  = DFFE( _EQ010, GLOBAL( fin), GLOBAL(!rst),  VCC,  VCC);
  _EQ010 =  hour0_tmp3 &  _LC6_A2
         #  hour0_tmp2 &  _LC6_A2
         #  _LC6_A2 &  _LC8_A2;

-- Node name is ':93' 
-- Equation name is '_LC6_A2', type is buried 
!_LC6_A2 = _LC6_A2~NOT;
_LC6_A2~NOT = LCELL( _EQ011);
  _EQ011 = !hour1_tmp1 & !hour1_tmp2 & !hour1_tmp3;

-- Node name is ':142' 
-- Equation name is '_LC7_A10', type is buried 
!_LC7_A10 = _LC7_A10~NOT;
_LC7_A10~NOT = LCELL( _EQ012);
  _EQ012 =  hour0_tmp2 &  hour0_tmp3
         #  hour0_tmp1 &  hour0_tmp3
         #  hour0_tmp0 &  hour0_tmp3;

-- Node name is '~367~1' 
-- Equation name is '~367~1', location is LC2_A10, type is buried.
-- synthesized logic cell 
_LC2_A10 = LCELL( _EQ013);
  _EQ013 = !_LC6_A2 &  _LC7_A10;

-- Node name is '~368~1' 
-- Equation name is '~368~1', location is LC5_A10, type is buried.
-- synthesized logic cell 
_LC5_A10 = LCELL( _EQ014);
  _EQ014 = !hour0_tmp2 & !hour0_tmp3 &  _LC6_A2 & !_LC8_A2;

-- Node name is ':395' 
-- Equation name is '_LC8_A10', type is buried 
_LC8_A10 = LCELL( _EQ015);
  _EQ015 = !hour0_tmp2 & !hour0_tmp3 &  hour1_tmp1 & !_LC8_A2;



Project Information                     d:\my_own_works\digit_clock\hour24.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:02
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 15,213K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -