📄 jtd.par
字号:
Release 6.2i Par G.28Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.ZSX:: Tue Apr 10 20:58:55 2007C:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 jtd_map.ncd jtd.ncd
jtd.pcf Constraints file: jtd.pcfWARNING:Par:331 - You are using an evaluation version of Xilinx Software. In 60
days, this program will not operate. For more information about thisproduct,
please refer to the Evaluation Agreement, which was shipped toyou along with
the Evaluation CDs. To purchase an annual license for this software, please contact yourlocal
Field Applications Engineer (FAE) or salesperson. If you have any questions,
or if we can assist in any way, please send an email to:eval@xilinx.com Thank You!Loading device database for application Par from file "jtd_map.ncd". "jtd" is an NCD, version 2.38, device xc2s50, package tq144, speed -5Loading device for application Par from file 'v50.nph' in environment C:/Xilinx.Device speed data version: PRODUCTION 1.27 2003-12-13.Device utilization summary: Number of External GCLKIOBs 1 out of 4 25% Number of External IOBs 12 out of 92 13% Number of LOCed External IOBs 0 out of 12 0% Number of SLICEs 22 out of 768 2% Number of GCLKs 1 out of 4 25%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)Phase 1.1Phase 1.1 (Checksum:98973f) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.Phase 5.8 (Checksum:990957) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file jtd.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 150 unrouted; REAL time: 0 secs Phase 2: 137 unrouted; REAL time: 0 secs Phase 3: 36 unrouted; REAL time: 0 secs Phase 4: 0 unrouted; REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+| Clock Net | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+| clk_BUFGP | Global | 9 | 0.104 | 0.648 |+----------------------------+----------+--------+------------+-------------+| CR_STATE_FFd9 | Local | 13 | 0.392 | 3.752 |+----------------------------+----------+--------+------------+-------------+| SF668 | Local | 4 | 1.619 | 3.088 |+----------------------------+----------+--------+------------+-------------+ The Delay Summary Report The SCORE FOR THIS DESIGN is: 203The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0 The AVERAGE CONNECTION DELAY for this design is: 1.472 The MAXIMUM PIN DELAY IS: 3.752 The AVERAGE CONNECTION DELAY on the 10 WORST NETS is: 2.806 Listing Pin Delays by value: (nsec) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 47 73 21 9 0 0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 2 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage: 49 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file jtd.ncd.PAR done.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -