⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 jt.mrp

📁 交通灯控制,在A和B方向各用数码管显示剩余的时间.
💻 MRP
字号:
Release 7.1i Map H.38Xilinx Mapping Report File for Design 'JT'Design Information------------------Command Line   : C:/Xilinx7.1/bin/nt/map.exe -ise
f:\dragon\vhdl\myboard\jiaotong\JIAOTONG.ise -intstyle ise -p xc2s50-tq144-5 -cm
area -pr b -k 4 -c 100 -tx off -o JT_map.ncd JT.ngd JT.pcf Target Device  : xc2s50Target Package : tq144Target Speed   : -5Mapper Version : spartan2 -- $Revision: 1.26.6.3 $Mapped Date    : Wed Apr 11 19:58:32 2007Design Summary--------------Number of errors:      0Number of warnings:    1Logic Utilization:  Total Number Slice Registers:     128 out of  1,536    8%    Number used as Flip Flops:                    120    Number used as Latches:                         8  Number of 4 input LUTs:           197 out of  1,536   12%Logic Distribution:    Number of occupied Slices:                         161 out of    768   20%    Number of Slices containing only related logic:    161 out of    161  100%    Number of Slices containing unrelated logic:         0 out of    161    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          268 out of  1,536   17%      Number used as logic:                       197      Number used as a route-thru:                 71   Number of bonded IOBs:            20 out of     92   21%   Number of GCLKs:                   3 out of      4   75%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  2,812Additional JTAG gate count for IOBs:  1,008Peak Memory Usage:  95 MBNOTES:   Related logic is defined as being logic that shares connectivity - e.g. two   LUTs are "related" if they share common inputs.  When assembling slices,   Map gives priority to combine logic that is related.  Doing so results in   the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin packing   unrelated logic into a slice once 99% of the slices are occupied through   related logic packing.   Note that once logic distribution reaches the 99% level through related   logic packing, this does not mean the device is completely utilized.   Unrelated logic packing will then begin, continuing until all usable LUTs   and FFs are occupied.  Depending on your timing budget, increased levels of   unrelated logic packing may adversely affect the overall timing performance   of your design.Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - InformationalSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - IOB PropertiesSection 7 - RPMsSection 8 - Guide ReportSection 9 - Area Group SummarySection 10 - Modular Design SummarySection 11 - Timing ReportSection 12 - Configuration String InformationSection 13 - Additional Device Resource CountsSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:PhysDesignRules:372 - Gated clock. Clock net XLXI_4__n0021 is sourced by
   a combinatorial pin. This is not good design practice. Use the CE pin to
   control the loading of data into the flip-flop.Section 3 - Informational-------------------------INFO:MapLib:562 - No environment variables are currently set.INFO:LIT:244 - All of the single ended outputs in this design are using slew
   rate limited output drivers. The delay on speed critical single ended outputs
   can be dramatically reduced by designating them as fast outputs in the
   schematic.Section 4 - Removed Logic Summary---------------------------------   2 block(s) optimized awaySection 5 - Removed Logic-------------------------Optimized Block(s):TYPE 		BLOCKGND 		XST_GNDVCC 		XST_VCCTo enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.Section 6 - IOB Properties--------------------------+------------------------------------------------------------------------------------------------------------------------+| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   ||                                    |         |           |             | Strength | Rate |          |          | Delay |+------------------------------------------------------------------------------------------------------------------------+| CLK                                | GCLKIOB | INPUT     | LVTTL       |          |      |          |          |       || AG                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || AL                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || AR                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || AY                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || BG                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || BL                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || BR                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || BY                                 | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || RST                                | IOB     | INPUT     | LVTTL       |          |      |          |          |       || SEG<0>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<1>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<2>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<3>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<4>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<5>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || SEG<6>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || sel<0>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || sel<1>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || sel<2>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       || sel<3>                             | IOB     | OUTPUT    | LVTTL       | 12       | SLOW |          |          |       |+------------------------------------------------------------------------------------------------------------------------+Section 7 - RPMs----------------Section 8 - Guide Report------------------------Guide not run on this design.Section 9 - Area Group Summary------------------------------No area groups were found in this design.Section 10 - Modular Design Summary-----------------------------------Modular Design not used for this design.Section 11 - Timing Report--------------------------This design was not run using timing mode.Section 12 - Configuration String Details--------------------------Use the "-detail" map option to print out Configuration StringsSection 13 - Additional Device Resource Counts----------------------------------------------Number of JTAG Gates for IOBs = 21Number of Equivalent Gates for Design = 2,812Number of RPM Macros = 0Number of Hard Macros = 0PCI IOBs = 0PCI LOGICs = 0CAPTUREs = 0BSCANs = 0STARTUPs = 0DLLs = 0GCLKIOBs = 1GCLKs = 3Block RAMs = 0TBUFs = 0Total Registers (Flops & Latches in Slices & IOBs) not driven by LUTs = 91IOB Latches not driven by LUTs = 0IOB Latches = 0IOB Flip Flops not driven by LUTs = 0IOB Flip Flops = 0Unbonded IOBs = 0Bonded IOBs = 20XORs = 69CARRY_INITs = 74CARRY_SKIPs = 0CARRY_MUXes = 137Shift Registers = 0Static Shift Registers = 0Dynamic Shift Registers = 016x1 ROMs = 016x1 RAMs = 032x1 RAMs = 0Dual Port RAMs = 0MULT_ANDs = 0MUXF5s + MUXF6s = 44 input LUTs used as Route-Thrus = 714 input LUTs = 197Slice Latches not driven by LUTs = 3Slice Latches = 8Slice Flip Flops not driven by LUTs = 88Slice Flip Flops = 120Slices = 161F6 Muxes = 0F5 Muxes = 4Number of LUT signals with 4 loads = 3Number of LUT signals with 3 loads = 8Number of LUT signals with 2 loads = 23Number of LUT signals with 1 load = 155NGM Average fanout of LUT = 1.53NGM Maximum fanout of LUT = 17NGM Average fanin for LUT = 2.7614Number of LUT symbols = 197

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -