⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 __projnav.log

📁 在LCD上显示事先就输入好的字符,可以任意改变的
💻 LOG
📖 第 1 页 / 共 5 页
字号:
.....Phase 5.8 (Checksum:99b8d4) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 0 secs Writing design to file lcd162.ncd.Total REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Phase 1: 546 unrouted;       REAL time: 0 secs Phase 2: 517 unrouted;       REAL time: 5 secs Phase 3: 155 unrouted;       REAL time: 5 secs Phase 4: 0 unrouted;       REAL time: 5 secs Total REAL time to Router completion: 5 secs Total CPU time to Router completion: 4 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+|         Clock Net          | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+|         clk_BUFGP          |  Global  |   10   |  0.000     |  0.651      |+----------------------------+----------+--------+------------+-------------+|     XLXI_1_clkdiv          |Low-Skew  |    3   |  0.031     |  4.693      |+----------------------------+----------+--------+------------+-------------+|    XLXI_1_clk_int          |   Local  |   14   |  0.207     |  3.525      |+----------------------------+----------+--------+------------+-------------+|  XLXI_1_tc_clkcnt          |   Local  |    3   |  0.000     |  1.433      |+----------------------------+----------+--------+------------+-------------+Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 6 secs Total CPU time to PAR completion: 5 secs Peak Memory Usage:  53 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file lcd162.ncd.PAR done.Completed process "Place & Route".Started process "Generate Post-Place & Route Static Timing".WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.Analysis completed Thu Apr 12 15:28:57 2007--------------------------------------------------------------------------------Generating Report ...Completed process "Generate Post-Place & Route Static Timing".Place & Route Module lcd162 . . .
PAR command line: par -w -intstyle ise -ol std -t 1 lcd162_map.ncd lcd162.ncd lcd162.pcf
PAR completed successfully



Started process "Generate Programming File".Completed process "Generate Programming File".

Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Command Line: ngdbuild -intstyle ise -dd f:\dragon\vhdl\myboard\lcd162/_ngo -ucyjiao.ucf -p xc2s50-tq144-5 lcd162.ngc lcd162.ngd Reading NGO file "F:/dragon/VHDL/myboard/lcd162/lcd162.ngc" ...Reading component libraries for design expansion...Annotating constraints to design from file "yjiao.ucf" ...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Total memory usage is 41188 kilobytesWriting NGD file "lcd162.ngd" ...Writing NGDBUILD log file "lcd162.bld"...NGDBUILD done.Completed process "Translate".
Started process "Map".Using target part "2s50tq144-5".Removing unused or disabled logic...Running cover...Running directed packing...Running delay-based LUT packing...Running related packing...Design Summary:Number of errors:      0Number of warnings:    1Logic Utilization:  Number of Slice Flip Flops:        42 out of  1,536    2%  Number of 4 input LUTs:           120 out of  1,536    7%Logic Distribution:    Number of occupied Slices:                          78 out of    768   10%    Number of Slices containing only related logic:     78 out of     78  100%    Number of Slices containing unrelated logic:         0 out of     78    0%        *See NOTES below for an explanation of the effects of unrelated logicTotal Number 4 input LUTs:          139 out of  1,536    9%      Number used as logic:                       120      Number used as a route-thru:                 19   Number of bonded IOBs:            12 out of     92   13%   Number of GCLKs:                   1 out of      4   25%   Number of GCLKIOBs:                1 out of      4   25%Total equivalent gate count for design:  1,335Additional JTAG gate count for IOBs:  624Peak Memory Usage:  59 MBNOTES:   Related logic is defined as being logic that shares connectivity -   e.g. two LUTs are "related" if they share common inputs.   When assembling slices, Map gives priority to combine logic that   is related.  Doing so results in the best timing performance.   Unrelated logic shares no connectivity.  Map will only begin   packing unrelated logic into a slice once 99% of the slices are   occupied through related logic packing.   Note that once logic distribution reaches the 99% level through   related logic packing, this does not mean the device is completely   utilized.  Unrelated logic packing will then begin, continuing until   all usable LUTs and FFs are occupied.  Depending on your timing   budget, increased levels of unrelated logic packing may adversely   affect the overall timing performance of your design.Mapping completed.See MAP report file "lcd162_map.mrp" for details.Completed process "Map".Mapping Module lcd162 . . .
MAP command line:
map -intstyle ise -p xc2s50-tq144-5 -cm area -pr b -k 4 -c 100 -tx off -o lcd162_map.ncd lcd162.ngd lcd162.pcf
Mapping Module lcd162: DONE


Started process "Place & Route".Constraints file: lcd162.pcfWARNING:Par:331 - You are using an evaluation version of Xilinx Software. In 60   days, this program will not operate. For more information about thisproduct,   please refer to the Evaluation Agreement, which was shipped toyou along with   the Evaluation CDs.   To purchase an annual license for this software, please contact yourlocal   Field Applications Engineer (FAE) or salesperson. If you have any questions,   or if we can assist in any way, please send an email to:eval@xilinx.com   Thank You!Loading device database for application Par from file "lcd162_map.ncd".   "lcd162" is an NCD, version 2.38, device xc2s50, package tq144, speed -5Loading device for application Par from file 'v50.nph' in environmentC:/Xilinx6.Device speed data version:  PRODUCTION 1.27 2003-12-13.Resolving physical constraints.Finished resolving physical constraints.Device utilization summary:   Number of External GCLKIOBs         1 out of 4      25%   Number of External IOBs            12 out of 92     13%      Number of LOCed External IOBs   12 out of 12    100%   Number of SLICEs                   78 out of 768    10%   Number of GCLKs                     1 out of 4      25%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:9898d7) REAL time: 0 secs Phase 2.23Phase 2.23 (Checksum:1312cfe) REAL time: 0 secs Phase 3.3Phase 3.3 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 0 secs Phase 5.8.....Phase 5.8 (Checksum:99b8d4) REAL time: 0 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 0 secs Phase 7.18Phase 7.18 (Checksum:42c1d79) REAL time: 2 secs Writing design to file lcd162.ncd.Total REAL time to Placer completion: 2 secs Total CPU time to Placer completion: 0 secs Phase 1: 546 unrouted;       REAL time: 2 secs Phase 2: 517 unrouted;       REAL time: 5 secs Phase 3: 155 unrouted;       REAL time: 5 secs Phase 4: 0 unrouted;       REAL time: 5 secs Total REAL time to Router completion: 6 secs Total CPU time to Router completion: 4 secs Generating "par" statistics.**************************Generating Clock Report**************************+----------------------------+----------+--------+------------+-------------+|         Clock Net          | Resource | Fanout |Net Skew(ns)|Max Delay(ns)|+----------------------------+----------+--------+------------+-------------+|         clk_BUFGP          |  Global  |   10   |  0.000     |  0.651      |+----------------------------+----------+--------+------------+-------------+|     XLXI_1_clkdiv          |Low-Skew  |    3   |  0.031     |  4.693      |+----------------------------+----------+--------+------------+-------------+|    XLXI_1_clk_int          |   Local  |   14   |  0.207     |  3.525      |+----------------------------+----------+--------+------------+-------------+|  XLXI_1_tc_clkcnt          |   Local  |    3   |  0.000     |  1.433      |+----------------------------+----------+--------+------------+-------------+Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 6 secs Total CPU time to PAR completion: 5 secs Peak Memory Usage:  53 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file lcd162.ncd.PAR done.Completed process "Place & Route".Started process "Generate Post-Place & Route Static Timing".WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.WARNING:SpeedCalc:42 - Cannot find referenced model "bel_d_min_period".  This   generally indicates that there is an inconsistency between versions of the   speed and device data files.  Please check to ensure that the XILINX   environment variable is set correctly, if the MYXILINX variable is set, make   sure that it is pointing to patch files that are compatable with the version   of software that the XILINX variable points to.Analysis completed Thu Apr 12 16:29:41 2007--------------------------------------------------------------------------------Generating Report ...Completed process "Generate Post-Place & Route Static Timing".Place & Route Module lcd162 . . .
PAR command line: par -w -intstyle ise -ol std -t 1 lcd162_map.ncd lcd162.ncd lcd162.pcf
PAR completed successfully



Started process "Generate Programming File".Completed process "Generate Programming File".

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -