四d触发器74175.txt

来自「此 为 VHDL 的示例程序,由于最近毕业设计要求使用这个编程,自己收集并整理了」· 文本 代码 · 共 23 行

TXT
23
字号
-- Quad D-Type Flip-flop
-- This example shows how a conditional signal assignment statement could be used to describe sequential logic(it is more common to use a process). 
-- The keyword 'unaffected' is equivalent to the 'null' statement in the sequential part of the language. 
-- The model would work exactly the same without the clause 'else unaffected' attached to the end of the statement. 
-- uses 1993 std VHDL
-- download from: www.pld.com.cn & www.fpga.com.cn


library IEEE;
use IEEE.Std_logic_1164.all;
entity HCT175 is  
   port(D : in std_logic_vector(3 downto 0);
         Q : out std_logic_vector(3 downto 0);
         CLRBAR, CLK : in std_logic);
end HCT175;

architecture VER1 of HCT175 is
begin
   Q <= (others => '0') when (CLRBAR = '0') 
            else D when rising_edge(CLK)
            else unaffected;
end VER1;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?