📄 pc104_cpld.tan.qmsg
字号:
{ "Info" "ITDB_TSU_RESULT" "StartAdMode:inst4\|qn\[3\] IOW Clk 11.800 ns register " "Info: tsu for register StartAdMode:inst4\|qn\[3\] (data pin = IOW, clock pin = Clk) is 11.800 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "10.300 ns + Longest pin register " "Info: + Longest pin to register delay is 10.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns IOW 1 CLK Pin_40 21 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = Pin_40; Fanout = 21; CLK Node = 'IOW'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { IOW } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 224 -96 72 240 "IOW" "" } { 216 72 106 232 "IOW" "" } { 256 688 776 272 "IOW" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(4.000 ns) 5.500 ns RegAndIntMode:inst\|IOCtrlReg\[0\] 2 REG LC44 41 " "Info: 2: + IC(1.000 ns) + CELL(4.000 ns) = 5.500 ns; Loc. = LC44; Fanout = 41; REG Node = 'RegAndIntMode:inst\|IOCtrlReg\[0\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "5.000 ns" { IOW RegAndIntMode:inst|IOCtrlReg[0] } "NODE_NAME" } } } { "e:/pc104_cpld/RegAndIntMode.vhd" "" "" { Text "e:/pc104_cpld/RegAndIntMode.vhd" 52 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.000 ns) 9.500 ns StartAdMode:inst4\|i29~48 3 COMB LC113 1 " "Info: 3: + IC(1.000 ns) + CELL(3.000 ns) = 9.500 ns; Loc. = LC113; Fanout = 1; COMB Node = 'StartAdMode:inst4\|i29~48'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.000 ns" { RegAndIntMode:inst|IOCtrlReg[0] StartAdMode:inst4|i29~48 } "NODE_NAME" } } } { "E:/Pc104_Cpld/StartAdMode.vhd" "" "" { Text "E:/Pc104_Cpld/StartAdMode.vhd" 42 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.800 ns) 10.300 ns StartAdMode:inst4\|qn\[3\] 4 REG LC114 29 " "Info: 4: + IC(0.000 ns) + CELL(0.800 ns) = 10.300 ns; Loc. = LC114; Fanout = 29; REG Node = 'StartAdMode:inst4\|qn\[3\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "0.800 ns" { StartAdMode:inst4|i29~48 StartAdMode:inst4|qn[3] } "NODE_NAME" } } } { "E:/Pc104_Cpld/StartAdMode.vhd" "" "" { Text "E:/Pc104_Cpld/StartAdMode.vhd" 38 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "8.300 ns 80.58 % " "Info: Total cell delay = 8.300 ns ( 80.58 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 19.42 % " "Info: Total interconnect delay = 2.000 ns ( 19.42 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "10.300 ns" { IOW RegAndIntMode:inst|IOCtrlReg[0] StartAdMode:inst4|i29~48 StartAdMode:inst4|qn[3] } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TSU_DELAY" "3.000 ns + " "Info: + Micro setup delay of destination is 3.000 ns" { } { { "E:/Pc104_Cpld/StartAdMode.vhd" "" "" { Text "E:/Pc104_Cpld/StartAdMode.vhd" 38 -1 0 } } } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk destination 1.500 ns - Shortest register " "Info: - Shortest clock path from clock Clk to destination register is 1.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns Clk 1 CLK Pin_87 19 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = Pin_87; Fanout = 19; CLK Node = 'Clk'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { Clk } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 168 1080 1248 184 "Clk" "" } { 232 1280 1320 248 "Clk" "" } { 160 1280 1320 176 "Clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 1.500 ns StartAdMode:inst4\|qn\[3\] 2 REG LC114 29 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC114; Fanout = 29; REG Node = 'StartAdMode:inst4\|qn\[3\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "0.000 ns" { Clk StartAdMode:inst4|qn[3] } "NODE_NAME" } } } { "E:/Pc104_Cpld/StartAdMode.vhd" "" "" { Text "E:/Pc104_Cpld/StartAdMode.vhd" 38 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns 100.00 % " "Info: Total cell delay = 1.500 ns ( 100.00 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.500 ns" { Clk StartAdMode:inst4|qn[3] } "NODE_NAME" } } } } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "10.300 ns" { IOW RegAndIntMode:inst|IOCtrlReg[0] StartAdMode:inst4|i29~48 StartAdMode:inst4|qn[3] } "NODE_NAME" } } } { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.500 ns" { Clk StartAdMode:inst4|qn[3] } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "Clk ReadAd\[0\] AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\] 15.800 ns register " "Info: tco from clock Clk to destination pin ReadAd\[0\] through register AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\] is 15.800 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "Clk source 1.500 ns + Longest register " "Info: + Longest clock path from clock Clk to source register is 1.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns Clk 1 CLK Pin_87 19 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = Pin_87; Fanout = 19; CLK Node = 'Clk'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { Clk } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 168 1080 1248 184 "Clk" "" } { 232 1280 1320 248 "Clk" "" } { 160 1280 1320 176 "Clk" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 1.500 ns AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\] 2 REG LC31 12 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC31; Fanout = 12; REG Node = 'AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "0.000 ns" { Clk AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] } "NODE_NAME" } } } { "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" "" "" { Text "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" 256 9 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns 100.00 % " "Info: Total cell delay = 1.500 ns ( 100.00 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.500 ns" { Clk AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" { } { { "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" "" "" { Text "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" 256 9 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "13.300 ns + Longest register pin " "Info: + Longest register to pin delay is 13.300 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\] 1 REG LC31 12 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC31; Fanout = 12; REG Node = 'AdToFifo:inst6\|lpm_counter:qn_rtl_0\|dffs\[1\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] } "NODE_NAME" } } } { "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" "" "" { Text "d:/program files/quartus4.0/libraries/megafunctions/lpm_counter.tdf" 256 9 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.000 ns) 4.000 ns AdToFifo:inst6\|i72~125 2 COMB LC18 1 " "Info: 2: + IC(1.000 ns) + CELL(3.000 ns) = 4.000 ns; Loc. = LC18; Fanout = 1; COMB Node = 'AdToFifo:inst6\|i72~125'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.000 ns" { AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] AdToFifo:inst6|i72~125 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 50 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.800 ns) 5.800 ns AdToFifo:inst6\|i72~123 3 COMB LC19 8 " "Info: 3: + IC(0.000 ns) + CELL(1.800 ns) = 5.800 ns; Loc. = LC19; Fanout = 8; COMB Node = 'AdToFifo:inst6\|i72~123'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.800 ns" { AdToFifo:inst6|i72~125 AdToFifo:inst6|i72~123 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 50 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(4.000 ns) 10.800 ns AdToFifo:inst6\|i88~8 4 COMB LC16 1 " "Info: 4: + IC(1.000 ns) + CELL(4.000 ns) = 10.800 ns; Loc. = LC16; Fanout = 1; COMB Node = 'AdToFifo:inst6\|i88~8'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "5.000 ns" { AdToFifo:inst6|i72~123 AdToFifo:inst6|i88~8 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 72 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 13.300 ns ReadAd\[0\] 5 PIN Pin_92 0 " "Info: 5: + IC(0.000 ns) + CELL(2.500 ns) = 13.300 ns; Loc. = Pin_92; Fanout = 0; PIN Node = 'ReadAd\[0\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "2.500 ns" { AdToFifo:inst6|i88~8 ReadAd[0] } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 232 1584 1760 248 "ReadAd\[3..0\]" "" } { 224 1520 1594 240 "ReadAd\[3..0\]" "" } } } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.300 ns 84.96 % " "Info: Total cell delay = 11.300 ns ( 84.96 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 15.04 % " "Info: Total interconnect delay = 2.000 ns ( 15.04 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "13.300 ns" { AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] AdToFifo:inst6|i72~125 AdToFifo:inst6|i72~123 AdToFifo:inst6|i88~8 ReadAd[0] } "NODE_NAME" } } } } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.500 ns" { Clk AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] } "NODE_NAME" } } } { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "13.300 ns" { AdToFifo:inst6|lpm_counter:qn_rtl_0|dffs[1] AdToFifo:inst6|i72~125 AdToFifo:inst6|i72~123 AdToFifo:inst6|i88~8 ReadAd[0] } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "AEN ReadAd\[0\] 13.800 ns Longest " "Info: Longest tpd from source pin AEN to destination pin ReadAd\[0\] is 13.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns AEN 1 PIN Pin_37 57 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = Pin_37; Fanout = 57; PIN Node = 'AEN'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { AEN } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 72 -96 72 88 "AEN" "" } { 64 72 136 80 "AEN" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.000 ns) 4.500 ns AdToFifo:inst6\|i72~125 2 COMB LC18 1 " "Info: 2: + IC(1.000 ns) + CELL(3.000 ns) = 4.500 ns; Loc. = LC18; Fanout = 1; COMB Node = 'AdToFifo:inst6\|i72~125'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.000 ns" { AEN AdToFifo:inst6|i72~125 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 50 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.800 ns) 6.300 ns AdToFifo:inst6\|i72~123 3 COMB LC19 8 " "Info: 3: + IC(0.000 ns) + CELL(1.800 ns) = 6.300 ns; Loc. = LC19; Fanout = 8; COMB Node = 'AdToFifo:inst6\|i72~123'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "1.800 ns" { AdToFifo:inst6|i72~125 AdToFifo:inst6|i72~123 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 50 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(4.000 ns) 11.300 ns AdToFifo:inst6\|i88~8 4 COMB LC16 1 " "Info: 4: + IC(1.000 ns) + CELL(4.000 ns) = 11.300 ns; Loc. = LC16; Fanout = 1; COMB Node = 'AdToFifo:inst6\|i88~8'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "5.000 ns" { AdToFifo:inst6|i72~123 AdToFifo:inst6|i88~8 } "NODE_NAME" } } } { "E:/Pc104_Cpld/AdToFifo.vhd" "" "" { Text "E:/Pc104_Cpld/AdToFifo.vhd" 72 -1 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 13.800 ns ReadAd\[0\] 5 PIN Pin_92 0 " "Info: 5: + IC(0.000 ns) + CELL(2.500 ns) = 13.800 ns; Loc. = Pin_92; Fanout = 0; PIN Node = 'ReadAd\[0\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "2.500 ns" { AdToFifo:inst6|i88~8 ReadAd[0] } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 232 1584 1760 248 "ReadAd\[3..0\]" "" } { 224 1520 1594 240 "ReadAd\[3..0\]" "" } } } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.800 ns 85.51 % " "Info: Total cell delay = 11.800 ns ( 85.51 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 14.49 % " "Info: Total interconnect delay = 2.000 ns ( 14.49 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "13.800 ns" { AEN AdToFifo:inst6|i72~125 AdToFifo:inst6|i72~123 AdToFifo:inst6|i88~8 ReadAd[0] } "NODE_NAME" } } } } 0}
{ "Info" "ITDB_TH_RESULT" "RegAndIntMode:inst\|IntEnReg\[3\] DataBus\[3\] IOW 2.000 ns register " "Info: th for register RegAndIntMode:inst\|IntEnReg\[3\] (data pin = DataBus\[3\], clock pin = IOW) is 2.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "IOW destination 4.500 ns + Longest register " "Info: + Longest clock path from clock IOW to destination register is 4.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns IOW 1 CLK Pin_40 21 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = Pin_40; Fanout = 21; CLK Node = 'IOW'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { IOW } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 224 -96 72 240 "IOW" "" } { 216 72 106 232 "IOW" "" } { 256 688 776 272 "IOW" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.000 ns) 4.500 ns RegAndIntMode:inst\|IntEnReg\[3\] 2 REG LC69 5 " "Info: 2: + IC(1.000 ns) + CELL(3.000 ns) = 4.500 ns; Loc. = LC69; Fanout = 5; REG Node = 'RegAndIntMode:inst\|IntEnReg\[3\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.000 ns" { IOW RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } { "e:/pc104_cpld/RegAndIntMode.vhd" "" "" { Text "e:/pc104_cpld/RegAndIntMode.vhd" 52 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.500 ns 77.78 % " "Info: Total cell delay = 3.500 ns ( 77.78 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns 22.22 % " "Info: Total interconnect delay = 1.000 ns ( 22.22 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.500 ns" { IOW RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } } 0} { "Info" "ITDB_FULL_TH_DELAY" "2.000 ns + " "Info: + Micro hold delay of destination is 2.000 ns" { } { { "e:/pc104_cpld/RegAndIntMode.vhd" "" "" { Text "e:/pc104_cpld/RegAndIntMode.vhd" 52 -1 0 } } } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.500 ns - Shortest pin register " "Info: - Shortest pin to register delay is 4.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns DataBus\[3\] 1 PIN Pin_31 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = Pin_31; Fanout = 1; PIN Node = 'DataBus\[3\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "" { DataBus[3] } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 208 560 736 224 "DataBus\[7..0\]" "" } { 200 736 804 216 "DataBus\[7..0\]" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns DataBus~4 2 COMB IO57 4 " "Info: 2: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = IO57; Fanout = 4; COMB Node = 'DataBus~4'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "0.500 ns" { DataBus[3] DataBus~4 } "NODE_NAME" } } } { "E:/Pc104_Cpld/Pc104_Cpld.bdf" "" "" { Schematic "E:/Pc104_Cpld/Pc104_Cpld.bdf" { { 208 560 736 224 "DataBus\[7..0\]" "" } { 200 736 804 216 "DataBus\[7..0\]" "" } } } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(3.000 ns) 4.500 ns RegAndIntMode:inst\|IntEnReg\[3\] 3 REG LC69 5 " "Info: 3: + IC(1.000 ns) + CELL(3.000 ns) = 4.500 ns; Loc. = LC69; Fanout = 5; REG Node = 'RegAndIntMode:inst\|IntEnReg\[3\]'" { } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.000 ns" { DataBus~4 RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } { "e:/pc104_cpld/RegAndIntMode.vhd" "" "" { Text "e:/pc104_cpld/RegAndIntMode.vhd" 52 -1 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.500 ns 77.78 % " "Info: Total cell delay = 3.500 ns ( 77.78 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns 22.22 % " "Info: Total interconnect delay = 1.000 ns ( 22.22 % )" { } { } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.500 ns" { DataBus[3] DataBus~4 RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } } 0} } { { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.500 ns" { IOW RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } { "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" "" "" { Report "E:/Pc104_Cpld/db/Pc104_Cpld_cmp.qrpt" Compiler "Pc104_Cpld" "UNKNOWN" "V1" "E:/Pc104_Cpld/db/Pc104_Cpld.quartus_db" { Floorplan "" "" "4.500 ns" { DataBus[3] DataBus~4 RegAndIntMode:inst|IntEnReg[3] } "NODE_NAME" } } } } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -