📄 pprom6c8.fit.eqn
字号:
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions
-- and other software and tools, and its AMPP partner logic
-- functions, and any output files any of the foregoing
-- (including device programming or simulation files), and any
-- associated documentation or information are expressly subject
-- to the terms and conditions of the Altera Program License
-- Subscription Agreement, Altera MegaCore Function License
-- Agreement, or other applicable license agreement, including,
-- without limitation, that your use is for the sole purpose of
-- programming logic devices manufactured by Altera and sold by
-- Altera or its authorized distributors. Please refer to the
-- applicable agreement for further details.
--D1_q_a[7] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[7] at M4K_X19_Y26
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 8
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[7] = D1_q_a[7]_PORT_A_data_out[0];
--D1_q_a[0] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[0] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[0] = D1_q_a[7]_PORT_A_data_out[7];
--D1_q_a[1] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[1] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[1] = D1_q_a[7]_PORT_A_data_out[6];
--D1_q_a[2] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[2] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[2] = D1_q_a[7]_PORT_A_data_out[5];
--D1_q_a[3] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[3] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[3] = D1_q_a[7]_PORT_A_data_out[4];
--D1_q_a[4] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[4] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[4] = D1_q_a[7]_PORT_A_data_out[3];
--D1_q_a[5] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[5] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[5] = D1_q_a[7]_PORT_A_data_out[2];
--D1_q_a[6] is pprom6x8:inst|altsyncram:altsyncram_component|altsyncram_t0t:auto_generated|q_a[6] at M4K_X19_Y26
D1_q_a[7]_PORT_A_address = BUS(adr[0], adr[1], adr[2], adr[3], adr[4], adr[5], adr[6]);
D1_q_a[7]_PORT_A_address_reg = DFFE(D1_q_a[7]_PORT_A_address, D1_q_a[7]_clock_0, , , );
D1_q_a[7]_clock_0 = GLOBAL(clkadr);
D1_q_a[7]_PORT_A_data_out = MEMORY(, , D1_q_a[7]_PORT_A_address_reg, , , , , , D1_q_a[7]_clock_0, , , , , );
D1_q_a[6] = D1_q_a[7]_PORT_A_data_out[1];
--clkadr is clkadr at PIN_29
--operation mode is input
clkadr = INPUT();
--adr[0] is adr[0] at PIN_223
--operation mode is input
adr[0] = INPUT();
--adr[1] is adr[1] at PIN_226
--operation mode is input
adr[1] = INPUT();
--adr[2] is adr[2] at PIN_219
--operation mode is input
adr[2] = INPUT();
--adr[3] is adr[3] at PIN_208
--operation mode is input
adr[3] = INPUT();
--adr[4] is adr[4] at PIN_222
--operation mode is input
adr[4] = INPUT();
--adr[5] is adr[5] at PIN_216
--operation mode is input
adr[5] = INPUT();
--adr[6] is adr[6] at PIN_207
--operation mode is input
adr[6] = INPUT();
--q[7] is q[7] at PIN_214
--operation mode is output
q[7] = OUTPUT(D1_q_a[7]);
--q[6] is q[6] at PIN_206
--operation mode is output
q[6] = OUTPUT(D1_q_a[6]);
--q[5] is q[5] at PIN_203
--operation mode is output
q[5] = OUTPUT(D1_q_a[5]);
--q[4] is q[4] at PIN_225
--operation mode is output
q[4] = OUTPUT(D1_q_a[4]);
--q[3] is q[3] at PIN_217
--operation mode is output
q[3] = OUTPUT(D1_q_a[3]);
--q[2] is q[2] at PIN_213
--operation mode is output
q[2] = OUTPUT(D1_q_a[2]);
--q[1] is q[1] at PIN_218
--operation mode is output
q[1] = OUTPUT(D1_q_a[1]);
--q[0] is q[0] at PIN_215
--operation mode is output
q[0] = OUTPUT(D1_q_a[0]);
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -