⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 encoder_time_post.vhd

📁 应用VHDL设计的8b10b 编码器
💻 VHD
📖 第 1 页 / 共 5 页
字号:
  enc_8b10b_prs_state_fft1_MC_D1_60 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => enc_8b10b_prs_state_fft1_MC_D1    );  enc_8b10b_prs_state_fft1_MC_D2_PT_0_61 : X_AND2    port map (      I0 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_0_IN0,      I1 => enc_8b10b_prs_state_fft1,      O => enc_8b10b_prs_state_fft1_MC_D2_PT_0    );  enc_8b10b_prs_state_fft1_MC_D2_PT_1_62 : X_AND5    port map (      I0 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_1_IN0,      I1 => prs_state_fft1,      I2 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_1_IN2,      I3 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_1_IN3,      I4 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_1_IN4,      O => enc_8b10b_prs_state_fft1_MC_D2_PT_1    );  enc_8b10b_prs_state_fft1_MC_D2_PT_2_63 : X_AND5    port map (      I0 => enc_8b10b_prs_state_fft2,      I1 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_2_IN1,      I2 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_2_IN2,      I3 => NlwInverterSignal_enc_8b10b_prs_state_fft1_MC_D2_PT_2_IN3,      I4 => s_func_prs_state_ffd2,      O => enc_8b10b_prs_state_fft1_MC_D2_PT_2    );  enc_8b10b_prs_state_fft1_MC_D2_64 : X_OR3    port map (      I0 => enc_8b10b_prs_state_fft1_MC_D2_PT_0,      I1 => enc_8b10b_prs_state_fft1_MC_D2_PT_1,      I2 => enc_8b10b_prs_state_fft1_MC_D2_PT_2,      O => enc_8b10b_prs_state_fft1_MC_D2    );  enc_8b10b_prs_state_fft1_MC_D_65 : X_XOR2    port map (      I0 => enc_8b10b_prs_state_fft1_MC_D_TFF,      I1 => enc_8b10b_prs_state_fft1_MC_Q,      O => enc_8b10b_prs_state_fft1_MC_D    );  enc_8b10b_prs_state_fft1_MC_XOR : X_XOR2    port map (      I0 => enc_8b10b_prs_state_fft1_MC_D1,      I1 => enc_8b10b_prs_state_fft1_MC_D2,      O => enc_8b10b_prs_state_fft1_MC_D_TFF    );  s_func_prs_state_ffd1_66 : X_BUF    port map (      I => s_func_prs_state_ffd1_MC_Q,      O => s_func_prs_state_ffd1    );  s_func_prs_state_ffd1_MC_R_OR_PRLD_67 : X_OR2    port map (      I0 => FOOBAR2_ctinst_7,      I1 => PRLD,      O => s_func_prs_state_ffd1_MC_R_OR_PRLD    );  s_func_prs_state_ffd1_MC_REG : X_FF    generic map(      XON => FALSE    )    port map (      I => s_func_prs_state_ffd1_MC_D,      CE => VCC,      CLK => clk_II_FCLK,      SET => GND,      RST => s_func_prs_state_ffd1_MC_R_OR_PRLD,      O => s_func_prs_state_ffd1_MC_Q    );  s_func_prs_state_ffd1_MC_D1_68 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => s_func_prs_state_ffd1_MC_D1    );  s_func_prs_state_ffd1_MC_D2_PT_0_69 : X_AND2    port map (      I0 => NlwInverterSignal_s_func_prs_state_ffd1_MC_D2_PT_0_IN0,      I1 => s_func_prs_state_ffd2,      O => s_func_prs_state_ffd1_MC_D2_PT_0    );  s_func_prs_state_ffd1_MC_D2_PT_1_70 : X_AND4    port map (      I0 => NlwInverterSignal_s_func_prs_state_ffd1_MC_D2_PT_1_IN0,      I1 => prs_state_fft1,      I2 => s_func_prs_state_ffd1,      I3 => NlwInverterSignal_s_func_prs_state_ffd1_MC_D2_PT_1_IN3,      O => s_func_prs_state_ffd1_MC_D2_PT_1    );  s_func_prs_state_ffd1_MC_D2_71 : X_OR2    port map (      I0 => s_func_prs_state_ffd1_MC_D2_PT_0,      I1 => s_func_prs_state_ffd1_MC_D2_PT_1,      O => s_func_prs_state_ffd1_MC_D2    );  s_func_prs_state_ffd1_MC_XOR : X_XOR2    port map (      I0 => s_func_prs_state_ffd1_MC_D1,      I1 => s_func_prs_state_ffd1_MC_D2,      O => s_func_prs_state_ffd1_MC_D    );  s_func_prs_state_ffd2_72 : X_BUF    port map (      I => s_func_prs_state_ffd2_MC_Q,      O => s_func_prs_state_ffd2    );  s_func_prs_state_ffd2_MC_R_OR_PRLD_73 : X_OR2    port map (      I0 => FOOBAR2_ctinst_7,      I1 => PRLD,      O => s_func_prs_state_ffd2_MC_R_OR_PRLD    );  s_func_prs_state_ffd2_MC_REG : X_FF    generic map(      XON => FALSE    )    port map (      I => s_func_prs_state_ffd2_MC_D,      CE => VCC,      CLK => clk_II_FCLK,      SET => GND,      RST => s_func_prs_state_ffd2_MC_R_OR_PRLD,      O => s_func_prs_state_ffd2_MC_Q    );  s_func_prs_state_ffd2_MC_D1_PT_0_74 : X_AND6    port map (      I0 => enc_8b10b_prs_state_fft2,      I1 => NlwInverterSignal_s_func_prs_state_ffd2_MC_D1_PT_0_IN1,      I2 => NlwInverterSignal_s_func_prs_state_ffd2_MC_D1_PT_0_IN2,      I3 => NlwInverterSignal_s_func_prs_state_ffd2_MC_D1_PT_0_IN3,      I4 => NlwInverterSignal_s_func_prs_state_ffd2_MC_D1_PT_0_IN4,      I5 => NlwInverterSignal_s_func_prs_state_ffd2_MC_D1_PT_0_IN5,      O => s_func_prs_state_ffd2_MC_D1_PT_0    );  s_func_prs_state_ffd2_MC_D1_75 : X_OR2    port map (      I0 => s_func_prs_state_ffd2_MC_D1_PT_0,      I1 => s_func_prs_state_ffd2_MC_D1_PT_0,      O => s_func_prs_state_ffd2_MC_D1    );  s_func_prs_state_ffd2_MC_D2_76 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => s_func_prs_state_ffd2_MC_D2    );  s_func_prs_state_ffd2_MC_XOR : X_XOR2    port map (      I0 => s_func_prs_state_ffd2_MC_D1,      I1 => s_func_prs_state_ffd2_MC_D2,      O => s_func_prs_state_ffd2_MC_D    );  N_PZ_158_77 : X_BUF    port map (      I => N_PZ_158_MC_Q,      O => N_PZ_158    );  N_PZ_158_MC_REG : X_BUF    port map (      I => N_PZ_158_MC_D,      O => N_PZ_158_MC_Q    );  N_PZ_158_MC_D1_PT_0_78 : X_AND2    port map (      I0 => NlwInverterSignal_N_PZ_158_MC_D1_PT_0_IN0,      I1 => NlwInverterSignal_N_PZ_158_MC_D1_PT_0_IN1,      O => N_PZ_158_MC_D1_PT_0    );  N_PZ_158_MC_D1_79 : X_OR2    port map (      I0 => N_PZ_158_MC_D1_PT_0,      I1 => N_PZ_158_MC_D1_PT_0,      O => N_PZ_158_MC_D1    );  N_PZ_158_MC_D2_80 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => N_PZ_158_MC_D2    );  N_PZ_158_MC_XOR : X_XOR2    port map (      I0 => N_PZ_158_MC_D1,      I1 => N_PZ_158_MC_D2,      O => N_PZ_158_MC_D    );  nds6_81 : X_BUF    port map (      I => nds6_MC_Q,      O => nds6    );  nds6_MC_REG : X_BUF    port map (      I => nds6_MC_D,      O => nds6_MC_Q    );  nds6_MC_D1_82 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => nds6_MC_D1    );  nds6_MC_D2_PT_0_83 : X_AND2    port map (      I0 => N_PZ_154,      I1 => NlwInverterSignal_nds6_MC_D2_PT_0_IN1,      O => nds6_MC_D2_PT_0    );  nds6_MC_D2_PT_1_84 : X_AND4    port map (      I0 => NlwInverterSignal_nds6_MC_D2_PT_1_IN0,      I1 => NlwInverterSignal_nds6_MC_D2_PT_1_IN1,      I2 => NlwInverterSignal_nds6_MC_D2_PT_1_IN2,      I3 => NlwInverterSignal_nds6_MC_D2_PT_1_IN3,      O => nds6_MC_D2_PT_1    );  nds6_MC_D2_PT_2_85 : X_AND5    port map (      I0 => NlwInverterSignal_nds6_MC_D2_PT_2_IN0,      I1 => NlwInverterSignal_nds6_MC_D2_PT_2_IN1,      I2 => NlwInverterSignal_nds6_MC_D2_PT_2_IN2,      I3 => data_in_3_II_UIM,      I4 => NlwInverterSignal_nds6_MC_D2_PT_2_IN4,      O => nds6_MC_D2_PT_2    );  nds6_MC_D2_PT_3_86 : X_AND6    port map (      I0 => data_in_0_II_UIM,      I1 => data_in_1_II_UIM,      I2 => data_in_2_II_UIM,      I3 => data_in_3_II_UIM,      I4 => NlwInverterSignal_nds6_MC_D2_PT_3_IN4,      I5 => NlwInverterSignal_nds6_MC_D2_PT_3_IN5,      O => nds6_MC_D2_PT_3    );  nds6_MC_D2_87 : X_OR4    port map (      I0 => nds6_MC_D2_PT_0,      I1 => nds6_MC_D2_PT_1,      I2 => nds6_MC_D2_PT_2,      I3 => nds6_MC_D2_PT_3,      O => nds6_MC_D2    );  nds6_MC_XOR : X_XOR2    port map (      I0 => nds6_MC_D1,      I1 => nds6_MC_D2,      O => nds6_MC_D    );  data_in_3_II_UIM_88 : X_BUF    port map (      I => data_in(3),      O => data_in_3_II_UIM    );  data_in_4_II_UIM_89 : X_BUF    port map (      I => data_in(4),      O => data_in_4_II_UIM    );  N_PZ_174_90 : X_BUF    port map (      I => N_PZ_174_MC_Q,      O => N_PZ_174    );  N_PZ_174_MC_REG : X_BUF    port map (      I => N_PZ_174_MC_D,      O => N_PZ_174_MC_Q    );  N_PZ_174_MC_D1_91 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => N_PZ_174_MC_D1    );  N_PZ_174_MC_D2_PT_0_92 : X_AND2    port map (      I0 => data_in_0_II_UIM,      I1 => data_in_1_II_UIM,      O => N_PZ_174_MC_D2_PT_0    );  N_PZ_174_MC_D2_PT_1_93 : X_AND2    port map (      I0 => data_in_0_II_UIM,      I1 => data_in_2_II_UIM,      O => N_PZ_174_MC_D2_PT_1    );  N_PZ_174_MC_D2_PT_2_94 : X_AND2    port map (      I0 => data_in_1_II_UIM,      I1 => data_in_2_II_UIM,      O => N_PZ_174_MC_D2_PT_2    );  N_PZ_174_MC_D2_95 : X_OR3    port map (      I0 => N_PZ_174_MC_D2_PT_0,      I1 => N_PZ_174_MC_D2_PT_1,      I2 => N_PZ_174_MC_D2_PT_2,      O => N_PZ_174_MC_D2    );  N_PZ_174_MC_XOR : X_XOR2    port map (      I0 => N_PZ_174_MC_D1,      I1 => N_PZ_174_MC_D2,      O => N_PZ_174_MC_D    );  data_in_0_II_UIM_96 : X_BUF    port map (      I => data_in(0),      O => data_in_0_II_UIM    );  data_in_1_II_UIM_97 : X_BUF    port map (      I => data_in(1),      O => data_in_1_II_UIM    );  data_in_2_II_UIM_98 : X_BUF    port map (      I => data_in(2),      O => data_in_2_II_UIM    );  pds6_99 : X_BUF    port map (      I => pds6_MC_Q,      O => pds6    );  pds6_MC_REG : X_BUF    port map (      I => pds6_MC_D,      O => pds6_MC_Q    );  pds6_MC_D1_100 : X_OR2    port map (      I0 => GND,      I1 => GND,      O => pds6_MC_D1    );  pds6_MC_D2_PT_0_101 : X_AND2    port map (      I0 => NlwInverterSignal_pds6_MC_D2_PT_0_IN0,      I1 => k_char_II_UIM,      O => pds6_MC_D2_PT_0    );  pds6_MC_D2_PT_1_102 : X_AND5    port map (      I0 => data_in_3_II_UIM,      I1 => data_in_4_II_UIM,      I2 => NlwInverterSignal_pds6_MC_D2_PT_1_IN2,      I3 => NlwInverterSignal_pds6_MC_D2_PT_1_IN3,      I4 => N_PZ_174,      O => pds6_MC_D2_PT_1    );  pds6_MC_D2_PT_2_103 : X_AND7    port map (      I0 => data_in_0_II_UIM,      I1 => data_in_1_II_UIM,      I2 => data_in_2_II_UIM,      I3 => NlwInverterSignal_pds6_MC_D2_PT_2_IN3,      I4 => data_in_4_II_UIM,      I5 => NlwInverterSignal_pds6_MC_D2_PT_2_IN5,      I6 => NlwInverterSignal_pds6_MC_D2_PT_2_IN6,      O => pds6_MC_D2_PT_2    );  pds6_MC_D2_PT_3_104 : X_AND7    port map (      I0 => NlwInverterSignal_pds6_MC_D2_PT_3_IN0,      I1 => NlwInverterSignal_pds6_MC_D2_PT_3_IN1,      I2 => NlwInverterSignal_pds6_MC_D2_PT_3_IN2,      I3 => NlwInverterSignal_pds6_MC_D2_PT_3_IN3,

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -