⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 hxrjtd.fit.rpt

📁 这是本人在Max plus2环境下用VHDL语言编的交通灯控制程序。做EDA课程设计的朋友可以下来参考参考。
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Fitter report for HXRJTD compilation.
Wed May 24 16:40:00 2006
Version 3.0 Build 199 06/26/2003 SJ Full Version

Command: quartus_fit --import_settings_files=off --export_settings_files=off hxrjtd -c HXRJTD



---------------------
; Table of Contents ;
---------------------
   1. Legal Notice
   2. Flow Summary
   3. Flow Settings
   4. Flow Elapsed Time
   5. Fitter Summary
   6. Fitter Settings
   7. Fitter Device Options
   8. Fitter Equations
   9. Floorplan View
  10. Input Pins
  11. Output Pins
  12. All Package Pins
  13. Control Signals
  14. Global & Other Fast Signals
  15. Carry Chains
  16. Cascade Chains
  17. Non-Global High Fan-Out Signals
  18. Local Routing Interconnect
  19. MegaLAB Interconnect
  20. LAB External Interconnect
  21. MegaLAB Usage Summary
  22. Row Interconnect
  23. LAB Column Interconnect
  24. ESB Column Interconnect
  25. Resource Usage Summary
  26. Fitter Resource Utilization by Entity
  27. Delay Chain Summary
  28. I/O Bank Usage
  29. Pin-Out File
  30. Fitter Messages


----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2003 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



-----------------------------------------------------------------
; Flow Summary                                                  ;
-----------------------------------------------------------------
; Flow Status           ; Successful - Wed May 24 16:40:00 2006 ;
; Compiler Setting Name ; HXRJTD                                ;
; Top-level Entity Name ; nn                                    ;
; Family                ; APEX20KE                              ;
; Device                ; EP20K300EQC240-3                      ;
; Total logic elements  ; 135 / 11,520 ( 1 % )                  ;
; Total pins            ; 26 / 152 ( 17 % )                     ;
; Total memory bits     ; 0 / 147,456 ( 0 % )                   ;
; Total PLLs            ; 0 / 4 ( 0 % )                         ;
-----------------------------------------------------------------


-----------------------------------------------
; Flow Settings                               ;
-----------------------------------------------
; Option                ; Setting             ;
-----------------------------------------------
; Start date & time     ; 05/24/2006 16:39:33 ;
; Main task             ; Compilation         ;
; Compiler Setting Name ; HXRJTD              ;
-----------------------------------------------


---------------------------------------
; Flow Elapsed Time                   ;
---------------------------------------
; Module Name          ; Elapsed Time ;
---------------------------------------
; Analysis & Synthesis ; 00:00:04     ;
; Fitter               ; 00:00:22     ;
; Total                ; 00:00:26     ;
---------------------------------------


-----------------------------------------------------------------
; Fitter Summary                                                ;
-----------------------------------------------------------------
; Fitter Status         ; Successful - Wed May 24 16:40:00 2006 ;
; Compiler Setting Name ; HXRJTD                                ;
; Top-level Entity Name ; nn                                    ;
; Family                ; APEX20KE                              ;
; Device                ; EP20K300EQC240-3                      ;
; Total logic elements  ; 135 / 11,520 ( 1 % )                  ;
; Total pins            ; 26 / 152 ( 17 % )                     ;
; Total memory bits     ; 0 / 147,456 ( 0 % )                   ;
; Total PLLs            ; 0 / 4 ( 0 % )                         ;
-----------------------------------------------------------------


-----------------------------------------------------------------------------
; Fitter Settings                                                           ;
-----------------------------------------------------------------------------
; Option                                               ; Setting            ;
-----------------------------------------------------------------------------
; Device                                               ; EP20K300EQC240-3   ;
; Fast Fit compilation                                 ; Off                ;
; SignalProbe signals routed during normal compilation ; Off                ;
; Optimize IOC register placement for timing           ; On                 ;
; Optimize timing                                      ; Normal Compilation ;
-----------------------------------------------------------------------------


---------------------------------------------------------------------------
; Fitter Device Options                                                   ;
---------------------------------------------------------------------------
; Option                                       ; Setting                  ;
---------------------------------------------------------------------------
; Auto-restart configuration after error       ; Off                      ;
; Release clears before tri-states             ; Off                      ;
; Enable user-supplied start-up clock (CLKUSR) ; Off                      ;
; Enable device-wide reset (DEV_CLRn)          ; Off                      ;
; Enable device-wide output enable (DEV_OE)    ; Off                      ;
; Enable INIT_DONE output                      ; Off                      ;
; Reserve all unused pins                      ; As output driving ground ;
; Base pin-out file on sameframe device        ; Off                      ;
---------------------------------------------------------------------------


---------------------
; Fitter Equations  ;
---------------------
The equations can be found in E:\HXRJTD\HXRJTD.fit.eqn.


-------------------

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -