📄 jishu.rpt
字号:
Project Information e:\shuzizhong05\jishu.rpt
MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 11/26/2006 11:41:35
Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
JISHU
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
jishu EPM7032LC44-6 1 9 0 23 0 71 %
User Pins: 1 9 0
Project Information e:\shuzizhong05\jishu.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk1' chosen for auto global Clock
Project Information e:\shuzizhong05\jishu.rpt
** FILE HIERARCHY **
|lpm_add_sub:63|
|lpm_add_sub:63|addcore:adder|
|lpm_add_sub:63|addcore:adder|addcore:adder0|
|lpm_add_sub:63|altshift:result_ext_latency_ffs|
|lpm_add_sub:63|altshift:carry_ext_latency_ffs|
|lpm_add_sub:63|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:87|
|lpm_add_sub:87|addcore:adder|
|lpm_add_sub:87|addcore:adder|addcore:adder0|
|lpm_add_sub:87|altshift:result_ext_latency_ffs|
|lpm_add_sub:87|altshift:carry_ext_latency_ffs|
|lpm_add_sub:87|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:113|
|lpm_add_sub:113|addcore:adder|
|lpm_add_sub:113|addcore:adder|addcore:adder0|
|lpm_add_sub:113|altshift:result_ext_latency_ffs|
|lpm_add_sub:113|altshift:carry_ext_latency_ffs|
|lpm_add_sub:113|altshift:oflow_ext_latency_ffs|
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
***** Logic for device 'jishu' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
R R
E E
S S
E E s s
R R g c h h
V V e V G G G l G i i
E E 1 C N N N k N 1 1
D D 2 C D D D 1 D 0 1
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
RESERVED | 7 39 | shi12
RESERVED | 8 38 | shi13
RESERVED | 9 37 | RESERVED
GND | 10 36 | RESERVED
RESERVED | 11 35 | VCC
RESERVED | 12 EPM7032LC44-6 34 | co_sec
RESERVED | 13 33 | ge10
RESERVED | 14 32 | RESERVED
VCC | 15 31 | RESERVED
RESERVED | 16 30 | GND
RESERVED | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V g R g R R
E E E E N C e E e E E
S S S S D C 1 S 1 S S
E E E E 3 E 1 E E
R R R R R R R
V V V V V V V
E E E E E E E
D D D D D D D
N.C. = No Connect, This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 7/16( 43%) 1/16( 6%) 0/16( 0%) 5/36( 13%)
B: LC17 - LC32 16/16(100%) 8/16( 50%) 2/16( 12%) 15/36( 41%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 9/32 ( 28%)
Total logic cells used: 23/32 ( 71%)
Total shareable expanders used: 0/32 ( 0%)
Total Turbo logic cells used: 23/32 ( 71%)
Total shareable expanders not available (n/a): 2/32 ( 6%)
Average fan-in: 5.39
Total fan-in: 124
Total input pins required: 1
Total output pins required: 9
Total bidirectional pins required: 0
Total logic cells required: 23
Total flipflops required: 17
Total product terms required: 48
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 clk1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
34 23 B FF + t 0 0 0 0 8 0 0 co_sec (:19)
33 24 B FF + t 0 0 0 0 1 0 0 ge10
26 30 B FF + t 0 0 0 0 4 0 0 ge11
4 1 A FF + t 0 0 0 0 3 0 0 ge12
24 32 B FF + t 0 0 0 0 4 0 0 ge13
41 17 B FF + t 0 0 0 0 6 1 0 shi10
40 18 B FF + t 1 0 1 0 9 1 0 shi11
39 19 B FF + t 1 0 1 0 9 1 0 shi12
38 20 B FF + t 0 0 0 0 6 1 0 shi13
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(12) 8 A SOFT t 0 0 0 0 2 7 5 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node1
(17) 12 A SOFT t 0 0 0 0 3 7 5 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node2
(7) 4 A SOFT t 0 0 0 0 4 7 6 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node3
(27) 29 B SOFT t 0 0 0 0 2 3 0 |LPM_ADD_SUB:87|addcore:adder|addcore:adder0|result_node1
(28) 28 B SOFT t 0 0 0 0 3 3 0 |LPM_ADD_SUB:87|addcore:adder|addcore:adder0|result_node2
(37) 21 B SOFT t 0 0 0 0 4 4 3 |LPM_ADD_SUB:87|addcore:adder|addcore:adder0|result_node3
(9) 6 A DFFE + t 0 0 0 0 4 0 1 ge3~114 (:29)
(11) 7 A TFFE + t 0 0 0 0 2 1 3 ge2~114 (:30)
(36) 22 B DFFE + t 0 0 0 0 4 1 5 ge1~114 (:31)
(8) 5 A TFFE + t 0 0 0 0 0 9 10 ge0~114 (:32)
(32) 25 B TFFE + t 0 0 0 0 6 0 2 shi3 (:33)
(31) 26 B TFFE + t 0 0 0 0 8 0 4 shi2 (:34)
(29) 27 B TFFE + t 0 0 0 0 8 0 5 shi1~118 (:35)
(25) 31 B TFFE + t 0 0 0 0 4 4 5 shi0 (:36)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+------------- LC1 ge12
| +----------- LC8 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node1
| | +--------- LC12 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node2
| | | +------- LC4 |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node3
| | | | +----- LC6 ge3~114
| | | | | +--- LC7 ge2~114
| | | | | | +- LC5 ge0~114
| | | | | | |
| | | | | | | Other LABs fed by signals
| | | | | | | that feed LAB 'A'
LC | | | | | | | | A B | Logic cells that feed LAB 'A':
LC4 -> - - - - * - - | * * | <-- |LPM_ADD_SUB:63|addcore:adder|addcore:adder0|result_node3
LC6 -> - - - * - - - | * - | <-- ge3~114
LC7 -> * - * * * * - | * - | <-- ge2~114
LC5 -> * * * * * * * | * * | <-- ge0~114
Pin
43 -> - - - - - - - | - - | <-- clk1
LC22 -> * * * * * * - | * - | <-- ge1~114
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: e:\shuzizhong05\jishu.rpt
jishu
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -