📄 pwm.map.rpt
字号:
Analysis & Synthesis report for pwm
Fri Apr 07 20:52:37 2006
Version 5.0 Build 148 04/26/2005 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Analysis & Synthesis Source Files Read
5. Analysis & Synthesis Resource Usage Summary
6. Analysis & Synthesis Resource Utilization by Entity
7. Parameter Settings for Inferred Entity Instance: lpm_counter:q_rtl_0
8. Analysis & Synthesis Equations
9. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Apr 07 20:52:37 2006 ;
; Quartus II Version ; 5.0 Build 148 04/26/2005 SJ Full Version ;
; Revision Name ; pwm ;
; Top-level Entity Name ; pwm ;
; Family ; MAX7000S ;
; Total macrocells ; 38 ;
; Total pins ; 21 ;
+-----------------------------+------------------------------------------+
+--------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------------------+-----------------+---------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------------------+-----------------+---------------+
; Device ; EPM7128SLC84-15 ; ;
; Top-level entity name ; pwm ; pwm ;
; Family name ; MAX7000S ; Stratix ;
; Use smart compilation ; Off ; Off ;
; Create Debugging Nodes for IP Cores ; off ; off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; State Machine Processing ; Auto ; Auto ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Auto ; Auto ;
; Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Off ; Off ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A ; Speed ; Speed ;
; Allow XOR Gate Usage ; On ; On ;
; Auto Logic Cell Insertion ; On ; On ;
; Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A ; 4 ; 4 ;
; Auto Parallel Expanders ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A ; 100 ; 100 ;
; Ignore translate_off and translate_on Synthesis Directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
+----------------------------------------------------------------------+-----------------+---------------+
+--------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
; pwm.vhd ; yes ; User VHDL File ; H:/changzhou/edadiy/实验程序/PWM/pwm.vhd ;
; lpm_counter.tdf ; yes ; Megafunction ; e:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf ;
; lpm_constant.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/lpm_constant.inc ;
; lpm_decode.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/lpm_decode.inc ;
; lpm_add_sub.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/lpm_add_sub.inc ;
; cmpconst.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/cmpconst.inc ;
; lpm_compare.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/lpm_compare.inc ;
; lpm_counter.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/lpm_counter.inc ;
; dffeea.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/dffeea.inc ;
; alt_synch_counter.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/alt_synch_counter.inc ;
; alt_synch_counter_f.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/alt_synch_counter_f.inc ;
; alt_counter_f10ke.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/alt_counter_f10ke.inc ;
; alt_counter_stratix.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/alt_counter_stratix.inc ;
; aglobal50.inc ; yes ; Other ; e:/altera/quartus50/libraries/megafunctions/aglobal50.inc ;
+----------------------------------+-----------------+-----------------+---------------------------------------------------------------------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------+----------------------+
; Resource ; Usage ;
+----------------------+----------------------+
; Logic cells ; 38 ;
; Total registers ; 21 ;
; I/O pins ; 21 ;
; Shareable expanders ; 3 ;
; Maximum fan-out node ; clk ;
; Maximum fan-out ; 21 ;
; Total fan-out ; 184 ;
; Average fan-out ; 2.97 ;
+----------------------+----------------------+
+---------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+------------+------+--------------------------+
; Compilation Hierarchy Node ; Macrocells ; Pins ; Full Hierarchy Name ;
+----------------------------+------------+------+--------------------------+
; |pwm ; 38 ; 21 ; |pwm ;
; |lpm_counter:q_rtl_0| ; 15 ; 0 ; |pwm|lpm_counter:q_rtl_0 ;
+----------------------------+------------+------+--------------------------+
+----------------------------------------------------------------------+
; Parameter Settings for Inferred Entity Instance: lpm_counter:q_rtl_0 ;
+------------------------+----------+----------------------------------+
; Parameter Name ; Value ; Type ;
+------------------------+----------+----------------------------------+
; AUTO_CARRY_CHAINS ; ON ; AUTO_CARRY ;
; IGNORE_CARRY_BUFFERS ; OFF ; IGNORE_CARRY ;
; AUTO_CASCADE_CHAINS ; ON ; AUTO_CASCADE ;
; IGNORE_CASCADE_BUFFERS ; OFF ; IGNORE_CASCADE ;
; LPM_WIDTH ; 16 ; Untyped ;
; LPM_DIRECTION ; UP ; Untyped ;
; LPM_MODULUS ; 0 ; Untyped ;
; LPM_AVALUE ; UNUSED ; Untyped ;
; LPM_SVALUE ; UNUSED ; Untyped ;
; DEVICE_FAMILY ; MAX7000S ; Untyped ;
; CARRY_CHAIN ; MANUAL ; Untyped ;
; CARRY_CHAIN_LENGTH ; 48 ; CARRY_CHAIN_LENGTH ;
; NOT_GATE_PUSH_BACK ; ON ; NOT_GATE_PUSH_BACK ;
; CARRY_CNT_EN ; SMART ; Untyped ;
; LABWIDE_SCLR ; ON ; Untyped ;
; USE_NEW_VERSION ; TRUE ; Untyped ;
; CBXI_PARAMETER ; NOTHING ; Untyped ;
+------------------------+----------+----------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in H:/changzhou/edadiy/实验程序/PWM/pwm.map.eqn.
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
Info: Processing started: Fri Apr 07 20:52:30 2006
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off PWM -c pwm
Info: Found 2 design units, including 1 entities, in source file pwm.vhd
Info: Found design unit 1: pwm-a
Info: Found entity 1: pwm
Info: Elaborating entity "pwm" for the top level hierarchy
Warning: Tied undriven net "pwm_cnt[0]" at pwm.vhd(20) to X
Info: Inferred 1 megafunctions from design logic
Info: Inferred lpm_counter megafunction (LPM_WIDTH=16) from the following logic: "q[0]~0"
Info: Found 1 design units, including 1 entities, in source file e:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf
Info: Found entity 1: lpm_counter
Warning: Output pins are stuck at VCC or GND
Warning: Pin "diode[0]" stuck at VCC
Warning: Pin "diode[1]" stuck at VCC
Warning: Pin "diode[2]" stuck at VCC
Warning: Pin "diode[3]" stuck at VCC
Warning: Pin "diode[4]" stuck at VCC
Warning: Pin "led[0]" stuck at VCC
Warning: Pin "led[1]" stuck at VCC
Warning: Pin "led[2]" stuck at VCC
Warning: Pin "led[3]" stuck at VCC
Warning: Pin "led[4]" stuck at VCC
Warning: Pin "led[5]" stuck at VCC
Warning: Pin "led[6]" stuck at VCC
Warning: Pin "led[7]" stuck at VCC
Warning: Pin "cs[0]" stuck at VCC
Warning: Pin "cs[1]" stuck at VCC
Warning: Pin "cs[2]" stuck at VCC
Warning: Pin "cs[3]" stuck at VCC
Info: Promoted pin-driven signal(s) to global signal
Info: Promoted clock signal driven by pin "clk" to global clock signal
Info: Implemented 62 device resources after synthesis - the final resource count might be different
Info: Implemented 3 input pins
Info: Implemented 18 output pins
Info: Implemented 38 macrocells
Info: Implemented 3 shareable expanders
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 19 warnings
Info: Processing ended: Fri Apr 07 20:52:37 2006
Info: Elapsed time: 00:00:08
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -