⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 item_new2.vho

📁 对硅微谐振式加速度计的数据采集电路开展研究工作
💻 VHO
📖 第 1 页 / 共 5 页
字号:
	operation_mode => "input")
-- pragma translate_on
PORT MAP (
	oe => GND,
	padio => ww_ain,
	combout => \ain~combout\);

\sel[1]~I\ : maxii_io
-- pragma translate_off
GENERIC MAP (
	operation_mode => "input")
-- pragma translate_on
PORT MAP (
	oe => GND,
	padio => ww_sel(1),
	combout => \sel[1]~combout\);

\sel[2]~I\ : maxii_io
-- pragma translate_off
GENERIC MAP (
	operation_mode => "input")
-- pragma translate_on
PORT MAP (
	oe => GND,
	padio => ww_sel(2),
	combout => \sel[2]~combout\);

\rtl~431_I\ : maxii_lcell
-- Equation(s):
-- \rtl~431\ = !\sel[1]~combout\ & !\sel[2]~combout\

-- pragma translate_off
GENERIC MAP (
	operation_mode => "normal",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "datac",
	lut_mask => "000F",
	output_mode => "comb_only")
-- pragma translate_on
PORT MAP (
	datac => \sel[1]~combout\,
	datad => \sel[2]~combout\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	combout => \rtl~431\);

\sel[0]~I\ : maxii_io
-- pragma translate_off
GENERIC MAP (
	operation_mode => "input")
-- pragma translate_on
PORT MAP (
	oe => GND,
	padio => ww_sel(0),
	combout => \sel[0]~combout\);

\u1|num_clk_s[0]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[0]\ = DFFEAS(!\u1|num_clk_s[0]\, GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[0]~152\ = CARRY(\u1|num_clk_s[0]\)
-- \u1|num_clk_s[0]~152COUT1_249\ = CARRY(\u1|num_clk_s[0]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "datac",
	lut_mask => "55AA",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[0]\,
	aclr => \u1|once\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[0]\,
	cout0 => \u1|num_clk_s[0]~152\,
	cout1 => \u1|num_clk_s[0]~152COUT1_249\);

\u1|num_clk_s[1]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[1]\ = DFFEAS(\u1|num_clk_s[1]\ $ (\u1|num_clk_s[0]~152\), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[1]~160\ = CARRY(!\u1|num_clk_s[0]~152\ # !\u1|num_clk_s[1]\)
-- \u1|num_clk_s[1]~160COUT1_251\ = CARRY(!\u1|num_clk_s[0]~152COUT1_249\ # !\u1|num_clk_s[1]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "5A5F",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[1]\,
	aclr => \u1|once\,
	cin0 => \u1|num_clk_s[0]~152\,
	cin1 => \u1|num_clk_s[0]~152COUT1_249\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[1]\,
	cout0 => \u1|num_clk_s[1]~160\,
	cout1 => \u1|num_clk_s[1]~160COUT1_251\);

\u1|num_clk_s[2]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[2]\ = DFFEAS(\u1|num_clk_s[2]\ $ !\u1|num_clk_s[1]~160\, GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[2]~172\ = CARRY(\u1|num_clk_s[2]\ & !\u1|num_clk_s[1]~160\)
-- \u1|num_clk_s[2]~172COUT1_253\ = CARRY(\u1|num_clk_s[2]\ & !\u1|num_clk_s[1]~160COUT1_251\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "C30C",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	datab => \u1|num_clk_s[2]\,
	aclr => \u1|once\,
	cin0 => \u1|num_clk_s[1]~160\,
	cin1 => \u1|num_clk_s[1]~160COUT1_251\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[2]\,
	cout0 => \u1|num_clk_s[2]~172\,
	cout1 => \u1|num_clk_s[2]~172COUT1_253\);

\u1|num_clk_s[3]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[3]\ = DFFEAS(\u1|num_clk_s[3]\ $ (\u1|num_clk_s[2]~172\), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[3]~184\ = CARRY(!\u1|num_clk_s[2]~172\ # !\u1|num_clk_s[3]\)
-- \u1|num_clk_s[3]~184COUT1_255\ = CARRY(!\u1|num_clk_s[2]~172COUT1_253\ # !\u1|num_clk_s[3]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "5A5F",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[3]\,
	aclr => \u1|once\,
	cin0 => \u1|num_clk_s[2]~172\,
	cin1 => \u1|num_clk_s[2]~172COUT1_253\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[3]\,
	cout0 => \u1|num_clk_s[3]~184\,
	cout1 => \u1|num_clk_s[3]~184COUT1_255\);

\u1|num_clk_s[4]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[4]\ = DFFEAS(\u1|num_clk_s[4]\ $ !\u1|num_clk_s[3]~184\, GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[4]~196\ = CARRY(\u1|num_clk_s[4]\ & !\u1|num_clk_s[3]~184COUT1_255\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "C30C",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	datab => \u1|num_clk_s[4]\,
	aclr => \u1|once\,
	cin0 => \u1|num_clk_s[3]~184\,
	cin1 => \u1|num_clk_s[3]~184COUT1_255\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[4]\,
	cout => \u1|num_clk_s[4]~196\);

\u1|num_clk_s[5]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[5]\ = DFFEAS(\u1|num_clk_s[5]\ $ \u1|num_clk_s[4]~196\, GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[5]~208\ = CARRY(!\u1|num_clk_s[4]~196\ # !\u1|num_clk_s[5]\)
-- \u1|num_clk_s[5]~208COUT1_257\ = CARRY(!\u1|num_clk_s[4]~196\ # !\u1|num_clk_s[5]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "3C3F",
	cin_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	datab => \u1|num_clk_s[5]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[4]~196\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[5]\,
	cout0 => \u1|num_clk_s[5]~208\,
	cout1 => \u1|num_clk_s[5]~208COUT1_257\);

\u1|num_clk_s[6]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[6]\ = DFFEAS(\u1|num_clk_s[6]\ $ !(!\u1|num_clk_s[4]~196\ & \u1|num_clk_s[5]~208\) # (\u1|num_clk_s[4]~196\ & \u1|num_clk_s[5]~208COUT1_257\), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[6]~216\ = CARRY(\u1|num_clk_s[6]\ & !\u1|num_clk_s[5]~208\)
-- \u1|num_clk_s[6]~216COUT1_259\ = CARRY(\u1|num_clk_s[6]\ & !\u1|num_clk_s[5]~208COUT1_257\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "C30C",
	cin_used => "true",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	datab => \u1|num_clk_s[6]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[4]~196\,
	cin0 => \u1|num_clk_s[5]~208\,
	cin1 => \u1|num_clk_s[5]~208COUT1_257\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[6]\,
	cout0 => \u1|num_clk_s[6]~216\,
	cout1 => \u1|num_clk_s[6]~216COUT1_259\);

\u1|num_clk_s[7]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[7]\ = DFFEAS(\u1|num_clk_s[7]\ $ (!\u1|num_clk_s[4]~196\ & \u1|num_clk_s[6]~216\) # (\u1|num_clk_s[4]~196\ & \u1|num_clk_s[6]~216COUT1_259\), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[7]~224\ = CARRY(!\u1|num_clk_s[6]~216\ # !\u1|num_clk_s[7]\)
-- \u1|num_clk_s[7]~224COUT1_261\ = CARRY(!\u1|num_clk_s[6]~216COUT1_259\ # !\u1|num_clk_s[7]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "3C3F",
	cin_used => "true",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	datab => \u1|num_clk_s[7]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[4]~196\,
	cin0 => \u1|num_clk_s[6]~216\,
	cin1 => \u1|num_clk_s[6]~216COUT1_259\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[7]\,
	cout0 => \u1|num_clk_s[7]~224\,
	cout1 => \u1|num_clk_s[7]~224COUT1_261\);

\u1|num_clk_s[8]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[8]\ = DFFEAS(\u1|num_clk_s[8]\ $ (!(!\u1|num_clk_s[4]~196\ & \u1|num_clk_s[7]~224\) # (\u1|num_clk_s[4]~196\ & \u1|num_clk_s[7]~224COUT1_261\)), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[8]~148\ = CARRY(\u1|num_clk_s[8]\ & (!\u1|num_clk_s[7]~224\))
-- \u1|num_clk_s[8]~148COUT1_263\ = CARRY(\u1|num_clk_s[8]\ & (!\u1|num_clk_s[7]~224COUT1_261\))

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "A50A",
	cin_used => "true",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[8]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[4]~196\,
	cin0 => \u1|num_clk_s[7]~224\,
	cin1 => \u1|num_clk_s[7]~224COUT1_261\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[8]\,
	cout0 => \u1|num_clk_s[8]~148\,
	cout1 => \u1|num_clk_s[8]~148COUT1_263\);

\u1|num_clk_s[9]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[9]\ = DFFEAS(\u1|num_clk_s[9]\ $ ((!\u1|num_clk_s[4]~196\ & \u1|num_clk_s[8]~148\) # (\u1|num_clk_s[4]~196\ & \u1|num_clk_s[8]~148COUT1_263\)), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[9]~164\ = CARRY(!\u1|num_clk_s[8]~148COUT1_263\ # !\u1|num_clk_s[9]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "5A5F",
	cin_used => "true",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[9]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[4]~196\,
	cin0 => \u1|num_clk_s[8]~148\,
	cin1 => \u1|num_clk_s[8]~148COUT1_263\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[9]\,
	cout => \u1|num_clk_s[9]~164\);

\u1|num_clk_s[10]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[10]\ = DFFEAS(\u1|num_clk_s[10]\ $ (!\u1|num_clk_s[9]~164\), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[10]~180\ = CARRY(\u1|num_clk_s[10]\ & (!\u1|num_clk_s[9]~164\))
-- \u1|num_clk_s[10]~180COUT1_265\ = CARRY(\u1|num_clk_s[10]\ & (!\u1|num_clk_s[9]~164\))

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "A50A",
	cin_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[10]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[9]~164\,
	devclrn => ww_devclrn,
	devpor => ww_devpor,
	regout => \u1|num_clk_s[10]\,
	cout0 => \u1|num_clk_s[10]~180\,
	cout1 => \u1|num_clk_s[10]~180COUT1_265\);

\u1|num_clk_s[11]~I\ : maxii_lcell
-- Equation(s):
-- \u1|num_clk_s[11]\ = DFFEAS(\u1|num_clk_s[11]\ $ ((!\u1|num_clk_s[9]~164\ & \u1|num_clk_s[10]~180\) # (\u1|num_clk_s[9]~164\ & \u1|num_clk_s[10]~180COUT1_265\)), GLOBAL(\clkin~combout\), !GLOBAL(\u1|once\), , , , , , )
-- \u1|num_clk_s[11]~192\ = CARRY(!\u1|num_clk_s[10]~180\ # !\u1|num_clk_s[11]\)
-- \u1|num_clk_s[11]~192COUT1_267\ = CARRY(!\u1|num_clk_s[10]~180COUT1_265\ # !\u1|num_clk_s[11]\)

-- pragma translate_off
GENERIC MAP (
	operation_mode => "arithmetic",
	synch_mode => "off",
	register_cascade_mode => "off",
	sum_lutc_input => "cin",
	lut_mask => "5A5F",
	cin_used => "true",
	cin0_used => "true",
	cin1_used => "true",
	output_mode => "reg_only")
-- pragma translate_on
PORT MAP (
	clk => \clkin~combout\,
	dataa => \u1|num_clk_s[11]\,
	aclr => \u1|once\,
	cin => \u1|num_clk_s[9]~164\,
	cin0 => \u1|num_clk_s[10]~180\,
	cin1 => \u1|num_clk_s[10]~180COUT1_265\,

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -