⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 liangzhu.tan.rpt

📁 在Altera的FPGA开发板上运行第一个FPGA程序
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Timing Analyzer report for liangzhu
Thu Jun 26 08:18:15 2008
Version 5.0 Build 171 11/03/2005 Service Pack 2 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. Clock Settings Summary
  5. Clock Setup: 'sys_clk'
  6. Clock Hold: 'sys_clk'
  7. tco
  8. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic       
functions, and any output files any of the foregoing           
(including device programming or simulation files), and any    
associated documentation or information are expressly subject  
to the terms and conditions of the Altera Program License      
Subscription Agreement, Altera MegaCore Function License       
Agreement, or other applicable license agreement, including,   
without limitation, that your use is for the sole purpose of   
programming logic devices manufactured by Altera and sold by   
Altera or its authorized distributors.  Please refer to the    
applicable agreement for further details.



+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                                                                                                                                                                  ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------------------------------------------------------------------+-----------+------------+----------+--------------+
; Type                         ; Slack                                    ; Required Time ; Actual Time                      ; From                                                                                     ; To        ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------------------------------------------------------------------+-----------+------------+----------+--------------+
; Worst-case tco               ; N/A                                      ; None          ; 17.462 ns                        ; sp~reg0                                                                                  ; sp        ; sys_clk    ;          ; 0            ;
; Clock Setup: 'sys_clk'       ; N/A                                      ; None          ; 95.37 MHz ( period = 10.485 ns ) ; altsyncram:reduce_or_rtl_0|altsyncram_kcj:auto_generated|ram_block1a0~porta_address_reg7 ; origin[2] ; sys_clk    ; sys_clk  ; 0            ;
; Clock Hold: 'sys_clk'        ; Not operational: Clock Skew > Data Delay ; None          ; N/A                              ; sp~reg0                                                                                  ; sp~reg0   ; sys_clk    ; sys_clk  ; 1            ;
; Total number of failed paths ;                                          ;               ;                                  ;                                                                                          ;           ;            ;          ; 1            ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -