⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 uart_tr.fit.eqn

📁 Verilog编写的简单异步串口 完全原创
💻 EQN
📖 第 1 页 / 共 4 页
字号:
G2_q[0] = DFFEA(G2_q[0]_lut_out, clk2, !btn, , , , );

--G2L3 is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT at LC3_A17
--operation mode is clrb_cntr

G2L3 = CARRY(G2_q[0]);


--G2_q[1] is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|q[1] at LC4_A17
--operation mode is clrb_cntr

G2_q[1]_lut_out = (G2_q[1] $ (G2L11 & G2L3)) & G2L21;
G2_q[1] = DFFEA(G2_q[1]_lut_out, clk2, !btn, , , , );

--G2L5 is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT at LC4_A17
--operation mode is clrb_cntr

G2L5 = CARRY(G2_q[1] & G2L3);


--A1L3 is Mux~10 at LC4_A15
--operation mode is normal

A1L3 = G2_q[0] & G2_q[1] # !G2_q[0] & G2_q[1] & A1L121Q # !G2_q[1] & A1L511Q;


--A1L4 is Mux~11 at LC5_A15
--operation mode is normal

A1L4 = G2_q[0] & A1L3 & A1L421Q # !A1L3 & A1L811Q # !G2_q[0] & A1L3;


--A1L061 is txd~61 at LC6_A15
--operation mode is normal

A1L061 = A1L951 # fs & G2_q[2] & A1L4;


--A1L1 is Mux~8 at LC7_A15
--operation mode is normal

A1L1 = G2_q[1] & G2_q[0] # !G2_q[1] & G2_q[0] & A1L601Q # !G2_q[0] & A1L301Q;


--A1L2 is Mux~9 at LC8_A15
--operation mode is normal

A1L2 = G2_q[1] & A1L1 & A1L211Q # !A1L1 & A1L901Q # !G2_q[1] & A1L1;


--A1L161 is txd~62 at LC1_A15
--operation mode is normal

A1L161 = A1L061 # fs & A1L2 & !G2_q[2];


--A1L531 is reduce_nor~1 at LC1_C18
--operation mode is normal

A1L531 = !A1L151 # !A1L051 # !A1L941 # !A1L841;


--G2L81 is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|q[3]~26 at LC5_A21
--operation mode is normal

G2L81 = !G2_q[4] & !G2_q[3];


--G2L21 is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[4]~1 at LC2_A15
--operation mode is normal

G2L21 = !G2_q[4] & !G2_q[3] # !fs;


--num_clk[27] is num_clk[27] at LC1_B9
--operation mode is normal

num_clk[27]_lut_out = F6_cs_buffer[27];
num_clk[27] = DFFEA(num_clk[27]_lut_out, GLOBAL(clock), , , , , );


--num_clk[26] is num_clk[26] at LC3_B18
--operation mode is normal

num_clk[26]_lut_out = F6_cs_buffer[26];
num_clk[26] = DFFEA(num_clk[26]_lut_out, GLOBAL(clock), , , , , );


--num_clk[25] is num_clk[25] at LC1_B10
--operation mode is normal

num_clk[25]_lut_out = F6_cs_buffer[25];
num_clk[25] = DFFEA(num_clk[25]_lut_out, GLOBAL(clock), , , , , );


--num_clk[24] is num_clk[24] at LC1_B8
--operation mode is normal

num_clk[24]_lut_out = F6_cs_buffer[24];
num_clk[24] = DFFEA(num_clk[24]_lut_out, GLOBAL(clock), , , , , );


--A1L631 is reduce_nor~650 at LC1_B18
--operation mode is normal

A1L631 = !num_clk[27] & !num_clk[26] & !num_clk[25] & !num_clk[24];


--num_clk[31] is num_clk[31] at LC8_B21
--operation mode is normal

num_clk[31]_lut_out = D2_unreg_res_node[31];
num_clk[31] = DFFEA(num_clk[31]_lut_out, GLOBAL(clock), , , , , );


--num_clk[30] is num_clk[30] at LC4_B21
--operation mode is normal

num_clk[30]_lut_out = F6_cs_buffer[30];
num_clk[30] = DFFEA(num_clk[30]_lut_out, GLOBAL(clock), , , , , );


--num_clk[29] is num_clk[29] at LC8_B24
--operation mode is normal

num_clk[29]_lut_out = F6_cs_buffer[29];
num_clk[29] = DFFEA(num_clk[29]_lut_out, GLOBAL(clock), , , , , );


--num_clk[28] is num_clk[28] at LC5_B24
--operation mode is normal

num_clk[28]_lut_out = F6_cs_buffer[28];
num_clk[28] = DFFEA(num_clk[28]_lut_out, GLOBAL(clock), , , , , );


--A1L441 is reduce_nor~674 at LC2_B18
--operation mode is normal

A1L441 = (!num_clk[31] & !num_clk[30] & !num_clk[29] & !num_clk[28]) & CASCADE(A1L631);


--num_clk[19] is num_clk[19] at LC5_B16
--operation mode is normal

num_clk[19]_lut_out = F6_cs_buffer[19];
num_clk[19] = DFFEA(num_clk[19]_lut_out, GLOBAL(clock), , , , , );


--num_clk[18] is num_clk[18] at LC4_B16
--operation mode is normal

num_clk[18]_lut_out = F6_cs_buffer[18];
num_clk[18] = DFFEA(num_clk[18]_lut_out, GLOBAL(clock), , , , , );


--num_clk[17] is num_clk[17] at LC2_B16
--operation mode is normal

num_clk[17]_lut_out = F6_cs_buffer[17];
num_clk[17] = DFFEA(num_clk[17]_lut_out, GLOBAL(clock), , , , , );


--num_clk[16] is num_clk[16] at LC1_B16
--operation mode is normal

num_clk[16]_lut_out = F6_cs_buffer[16];
num_clk[16] = DFFEA(num_clk[16]_lut_out, GLOBAL(clock), , , , , );


--A1L731 is reduce_nor~652 at LC7_B16
--operation mode is normal

A1L731 = !num_clk[19] & !num_clk[18] & !num_clk[17] & !num_clk[16];


--num_clk[23] is num_clk[23] at LC6_B16
--operation mode is normal

num_clk[23]_lut_out = F6_cs_buffer[23];
num_clk[23] = DFFEA(num_clk[23]_lut_out, GLOBAL(clock), , , , , );


--num_clk[22] is num_clk[22] at LC1_B5
--operation mode is normal

num_clk[22]_lut_out = F6_cs_buffer[22];
num_clk[22] = DFFEA(num_clk[22]_lut_out, GLOBAL(clock), , , , , );


--num_clk[21] is num_clk[21] at LC1_B6
--operation mode is normal

num_clk[21]_lut_out = F6_cs_buffer[21];
num_clk[21] = DFFEA(num_clk[21]_lut_out, GLOBAL(clock), , , , , );


--num_clk[20] is num_clk[20] at LC3_B16
--operation mode is normal

num_clk[20]_lut_out = F6_cs_buffer[20];
num_clk[20] = DFFEA(num_clk[20]_lut_out, GLOBAL(clock), , , , , );


--A1L541 is reduce_nor~675 at LC8_B16
--operation mode is normal

A1L541 = (!num_clk[23] & !num_clk[22] & !num_clk[21] & !num_clk[20]) & CASCADE(A1L731);


--num_clk[11] is num_clk[11] at LC4_C12
--operation mode is normal

num_clk[11]_lut_out = F6_cs_buffer[11];
num_clk[11] = DFFEA(num_clk[11]_lut_out, GLOBAL(clock), , , , , );


--num_clk[10] is num_clk[10] at LC5_B18
--operation mode is normal

num_clk[10]_lut_out = F6_cs_buffer[10];
num_clk[10] = DFFEA(num_clk[10]_lut_out, GLOBAL(clock), , , , , );


--num_clk[9] is num_clk[9] at LC6_B18
--operation mode is normal

num_clk[9]_lut_out = F6_cs_buffer[9];
num_clk[9] = DFFEA(num_clk[9]_lut_out, GLOBAL(clock), , , , , );


--num_clk[8] is num_clk[8] at LC2_B7
--operation mode is normal

num_clk[8]_lut_out = F6_cs_buffer[8];
num_clk[8] = DFFEA(num_clk[8]_lut_out, GLOBAL(clock), , , , , );


--A1L831 is reduce_nor~654 at LC7_B18
--operation mode is normal

A1L831 = !num_clk[11] & !num_clk[10] & !num_clk[9] & !num_clk[8];


--num_clk[15] is num_clk[15] at LC2_B3
--operation mode is normal

num_clk[15]_lut_out = F6_cs_buffer[15];
num_clk[15] = DFFEA(num_clk[15]_lut_out, GLOBAL(clock), , , , , );


--num_clk[14] is num_clk[14] at LC1_B2
--operation mode is normal

num_clk[14]_lut_out = F6_cs_buffer[14];
num_clk[14] = DFFEA(num_clk[14]_lut_out, GLOBAL(clock), , , , , );


--num_clk[13] is num_clk[13] at LC4_B4
--operation mode is normal

num_clk[13]_lut_out = F6_cs_buffer[13];
num_clk[13] = DFFEA(num_clk[13]_lut_out, GLOBAL(clock), , , , , );


--num_clk[12] is num_clk[12] at LC2_B12
--operation mode is normal

num_clk[12]_lut_out = F6_cs_buffer[12];
num_clk[12] = DFFEA(num_clk[12]_lut_out, GLOBAL(clock), , , , , );


--A1L641 is reduce_nor~676 at LC8_B18
--operation mode is normal

A1L641 = (!num_clk[15] & !num_clk[14] & !num_clk[13] & !num_clk[12]) & CASCADE(A1L831);


--num_clk[3] is num_clk[3] at LC4_B14
--operation mode is normal

num_clk[3]_lut_out = A1L431 & F6_cs_buffer[3];
num_clk[3] = DFFEA(num_clk[3]_lut_out, GLOBAL(clock), , , , , );


--num_clk[2] is num_clk[2] at LC3_B14
--operation mode is normal

num_clk[2]_lut_out = A1L431 & F6_cs_buffer[2];
num_clk[2] = DFFEA(num_clk[2]_lut_out, GLOBAL(clock), , , , , );


--num_clk[1] is num_clk[1] at LC2_B14
--operation mode is normal

num_clk[1]_lut_out = A1L431 & F6_cs_buffer[1];
num_clk[1] = DFFEA(num_clk[1]_lut_out, GLOBAL(clock), , , , , );


--num_clk[0] is num_clk[0] at LC1_B13
--operation mode is arithmetic

num_clk[0]_lut_out = !num_clk[0] & A1L431;
num_clk[0] = DFFEA(num_clk[0]_lut_out, GLOBAL(clock), , , , , );

--F6_cout[0] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[0] at LC1_B13
--operation mode is arithmetic

F6_cout[0] = CARRY(num_clk[0]);


--A1L931 is reduce_nor~656 at LC5_B14
--operation mode is normal

A1L931 = num_clk[3] & num_clk[2] & num_clk[1] & !num_clk[0];


--num_clk[6] is num_clk[6] at LC8_B14
--operation mode is normal

num_clk[6]_lut_out = A1L431 & F6_cs_buffer[6];
num_clk[6] = DFFEA(num_clk[6]_lut_out, GLOBAL(clock), , , , , );


--num_clk[7] is num_clk[7] at LC1_B12
--operation mode is normal

num_clk[7]_lut_out = F6_cs_buffer[7];
num_clk[7] = DFFEA(num_clk[7]_lut_out, GLOBAL(clock), , , , , );


--num_clk[5] is num_clk[5] at LC1_B23
--operation mode is normal

num_clk[5]_lut_out = F6_cs_buffer[5];
num_clk[5] = DFFEA(num_clk[5]_lut_out, GLOBAL(clock), , , , , );


--num_clk[4] is num_clk[4] at LC8_B22
--operation mode is normal

num_clk[4]_lut_out = F6_cs_buffer[4];
num_clk[4] = DFFEA(num_clk[4]_lut_out, GLOBAL(clock), , , , , );


--A1L741 is reduce_nor~677 at LC6_B14
--operation mode is normal

A1L741 = (num_clk[6] & !num_clk[7] & !num_clk[5] & !num_clk[4]) & CASCADE(A1L931);


--D1_unreg_res_node[3] is lpm_add_sub:add_rtl_2|addcore:adder|unreg_res_node[3] at LC7_A8
--operation mode is normal

D1_unreg_res_node[3] = F3_cout[2] $ i[3];


--G2L11 is lpm_counter:s_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[4]~0 at LC4_A21
--operation mode is normal

G2L11 = fs & !fc;


--F6_cs_buffer[27] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[27] at LC4_B19
--operation mode is arithmetic

F6_cs_buffer[27] = num_clk[27] $ F6_cout[26];

--F6_cout[27] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[27] at LC4_B19
--operation mode is arithmetic

F6_cout[27] = CARRY(num_clk[27] & F6_cout[26]);


--F6_cs_buffer[26] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[26] at LC3_B19
--operation mode is arithmetic

F6_cs_buffer[26] = num_clk[26] $ F6_cout[25];

--F6_cout[26] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[26] at LC3_B19
--operation mode is arithmetic

F6_cout[26] = CARRY(num_clk[26] & F6_cout[25]);


--F6_cs_buffer[25] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[25] at LC2_B19
--operation mode is arithmetic

F6_cs_buffer[25] = num_clk[25] $ F6_cout[24];

--F6_cout[25] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[25] at LC2_B19
--operation mode is arithmetic

F6_cout[25] = CARRY(num_clk[25] & F6_cout[24]);


--F6_cs_buffer[24] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[24] at LC1_B19
--operation mode is arithmetic

F6_cs_buffer[24] = num_clk[24] $ F6_cout[23];

--F6_cout[24] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[24] at LC1_B19
--operation mode is arithmetic

F6_cout[24] = CARRY(num_clk[24] & F6_cout[23]);


--F6_cs_buffer[30] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[30] at LC7_B19
--operation mode is arithmetic

F6_cs_buffer[30] = num_clk[30] $ F6_cout[29];

--F6_cout[30] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[30] at LC7_B19
--operation mode is arithmetic

F6_cout[30] = CARRY(num_clk[30] & F6_cout[29]);


--F6_cs_buffer[29] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[29] at LC6_B19
--operation mode is arithmetic

F6_cs_buffer[29] = num_clk[29] $ F6_cout[28];

--F6_cout[29] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[29] at LC6_B19
--operation mode is arithmetic

F6_cout[29] = CARRY(num_clk[29] & F6_cout[28]);


--F6_cs_buffer[28] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[28] at LC5_B19
--operation mode is arithmetic

F6_cs_buffer[28] = num_clk[28] $ F6_cout[27];

--F6_cout[28] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[28] at LC5_B19
--operation mode is arithmetic

F6_cout[28] = CARRY(num_clk[28] & F6_cout[27]);


--F6_cs_buffer[19] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[19] at LC4_B17
--operation mode is arithmetic

F6_cs_buffer[19] = num_clk[19] $ F6_cout[18];

--F6_cout[19] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[19] at LC4_B17
--operation mode is arithmetic

F6_cout[19] = CARRY(num_clk[19] & F6_cout[18]);


--F6_cs_buffer[18] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[18] at LC3_B17
--operation mode is arithmetic

F6_cs_buffer[18] = num_clk[18] $ F6_cout[17];

--F6_cout[18] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[18] at LC3_B17
--operation mode is arithmetic

F6_cout[18] = CARRY(num_clk[18] & F6_cout[17]);


--F6_cs_buffer[17] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cs_buffer[17] at LC2_B17
--operation mode is arithmetic

F6_cs_buffer[17] = num_clk[17] $ F6_cout[16];

--F6_cout[17] is lpm_add_sub:add_rtl_3|addcore:adder|a_csnbuffer:result_node|cout[17] at LC2_B17
--operation mode is arithmetic

F6_cout[17] = CARRY(num_clk[17] & F6_cout[16]);

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -