⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sub.vhd

📁 Cadence的VHDL运算库包
💻 VHD
字号:
--------------------------------------------------------------------------------- Title       : Parallel-prefix subtractor-- Project     : VHDL Library of Arithmetic Units--------------------------------------------------------------------------------- File        : Sub.vhd-- Author      : Reto Zimmermann  <zimmi@iis.ee.ethz.ch>-- Company     : Integrated Systems Laboratory, ETH Zurich-- Date        : 1997/11/04--------------------------------------------------------------------------------- Copyright (c) 1998 Integrated Systems Laboratory, ETH Zurich--------------------------------------------------------------------------------- Description :-- Binary subtractor using parallel-prefix carry-lookahead logic.-------------------------------------------------------------------------------library ieee;use ieee.std_logic_1164.all;library synergy;  use synergy.signed_arith.all;library arith_lib;use arith_lib.arith_lib.all;-------------------------------------------------------------------------------entity Sub is  generic (width : positive := 8;  	-- word width	   speed : speedType := fast);  -- performance parameter  port (A, B : in std_logic_vector(width-1 downto 0);  -- operands	S : out std_logic_vector(width-1 downto 0));  -- sumend Sub;-------------------------------------------------------------------------------architecture Behavioral of Sub is  signal Auns, Buns, Suns : unsigned(width-1 downto 0);  -- unsignedbegin  -- type conversion: std_logic_vector -> unsigned  Auns <= unsigned(A);  Buns <= unsigned(B);  -- subtraction  Suns <= Auns - Buns;  -- type conversion: unsigned -> std_logic_vector  S <= std_logic_vector(Suns);end Behavioral;-------------------------------------------------------------------------------architecture Structural of Sub is   signal BI : std_logic_vector(width-1 downto 0);  -- B inverted  signal GI, PI : std_logic_vector(width-1 downto 0);  -- prefix gen./prop. in  signal GO, PO : std_logic_vector(width-1 downto 0);  -- prefix gen./prop. out  signal PT : std_logic_vector(width-1 downto 0);  -- adder propagate tempbegin  -- invert B for subtraction  BI <= not B;    -- calculate prefix input generate/propagate signal (0)  GI(0) <= A(0) or BI(0);  PI(0) <= '0';  -- calculate adder propagate signal (0) (PT = A xor B)  PT(0) <= A(0) xor BI(0);  -- calculate prefix input generate/propagate signals (1 to width-1)  preproc : for i in width-1 downto 1 generate    GI(i) <= A(i) and BI(i);    PI(i) <= A(i) or BI(i);    -- calculate adder propagate signal (1 to width-1) (PT = A xor B)    PT(i) <= not GI(i) and PI(i);  end generate preproc;  -- calculate prefix output generate/propagate signals  prefix : PrefixAndOr    generic map (width, speed)    port map (GI, PI, GO, PO);  -- calculate sum bits  S <= PT xor GO(width-2 downto 0) & '1';end Structural;-------------------------------------------------------------------------------

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -