📄 fpga_seg7_v4.flow.rpt
字号:
Flow report for FPGA_SEG7_V4
Wed Sep 26 10:01:40 2007
Version 5.1 Build 216 03/06/2006 Service Pack 2 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Flow Summary
3. Flow Settings
4. Flow Elapsed Time
5. Flow Log
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------+
; Flow Summary ;
+------------------------------------+-----------------------------------------------+
; Flow Status ; Successful - Wed Sep 26 10:01:40 2007 ;
; Quartus II Version ; 5.1 Build 216 03/06/2006 SP 2 SJ Full Version ;
; Revision Name ; FPGA_SEG7_V4 ;
; Top-level Entity Name ; FPGA_SEG7_V4 ;
; Family ; Cyclone II ;
; Device ; EP2C35F484C8 ;
; Timing Models ; Final ;
; Met timing requirements ; Yes ;
; Total logic elements ; 62 / 33,216 ( < 1 % ) ;
; Total registers ; 43 ;
; Total pins ; 13 / 322 ( 4 % ) ;
; Total virtual pins ; 0 ;
; Total memory bits ; 0 / 483,840 ( 0 % ) ;
; Embedded Multiplier 9-bit elements ; 0 / 70 ( 0 % ) ;
; Total PLLs ; 0 / 4 ( 0 % ) ;
+------------------------------------+-----------------------------------------------+
+-----------------------------------------+
; Flow Settings ;
+-------------------+---------------------+
; Option ; Setting ;
+-------------------+---------------------+
; Start date & time ; 09/26/2007 10:01:18 ;
; Main task ; Compilation ;
; Revision Name ; FPGA_SEG7_V4 ;
+-------------------+---------------------+
+-------------------------------------+
; Flow Elapsed Time ;
+----------------------+--------------+
; Module Name ; Elapsed Time ;
+----------------------+--------------+
; Analysis & Synthesis ; 00:00:02 ;
; Fitter ; 00:00:09 ;
; Assembler ; 00:00:07 ;
; Timing Analyzer ; 00:00:01 ;
; Total ; 00:00:19 ;
+----------------------+--------------+
------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off FPGA_SEG7_V4 -c FPGA_SEG7_V4
quartus_fit --read_settings_files=off --write_settings_files=off FPGA_SEG7_V4 -c FPGA_SEG7_V4
quartus_asm --read_settings_files=off --write_settings_files=off FPGA_SEG7_V4 -c FPGA_SEG7_V4
quartus_tan --read_settings_files=off --write_settings_files=off FPGA_SEG7_V4 -c FPGA_SEG7_V4 --timing_analysis_only
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -