⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 top.par

📁 接VGA 显示器和鼠标
💻 PAR
字号:
Release 6.2i Par G.28Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.EESTD::  Thu Dec 02 09:28:28 2004D:/Xilinx/bin/nt/par.exe -w -intstyle ise -ol std -t 1 top_map.ncd top.ncd
top.pcf Constraints file: top.pcfLoading device database for application Par from file "top_map.ncd".   "top" is an NCD, version 2.38, device xc3s400, package pq208, speed -4Loading device for application Par from file '3s400.nph' in environment
D:/Xilinx.Device speed data version:  ADVANCED 1.29 2003-12-13.Resolved that IOB <ps2data> must be placed at site P5.Resolved that IOB <sysclk> must be placed at site P80.Resolved that IOB <vsyncb> must be placed at site P35.Resolved that IOB <rgb<0>> must be placed at site P33.Resolved that IOB <rgb<1>> must be placed at site P34.Resolved that IOB <rgb<2>> must be placed at site P29.Resolved that IOB <rgb<3>> must be placed at site P31.Resolved that IOB <rgb<4>> must be placed at site P27.Resolved that IOB <rgb<5>> must be placed at site P28.Resolved that IOB <rgb<6>> must be placed at site P24.Resolved that IOB <rgb<7>> must be placed at site P26.Resolved that IOB <ps2clk> must be placed at site P7.Resolved that IOB <reset1> must be placed at site P45.Resolved that IOB <hsyncb> must be placed at site P36.Device utilization summary:   Number of External IOBs            14 out of 141     9%      Number of LOCed External IOBs   14 out of 14    100%   Number of Slices                  442 out of 3584   12%   Number of BUFGMUXs                  1 out of 8      12%Overall effort level (-ol):   Standard (set by user)Placer effort level (-pl):    Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl):    Standard (set by user)Phase 1.1Phase 1.1 (Checksum:989c60) REAL time: 2 secs .Phase 3.8....................................Phase 3.8 (Checksum:9d48c8) REAL time: 3 secs Phase 4.5Phase 4.5 (Checksum:26259fc) REAL time: 3 secs Phase 5.18Phase 5.18 (Checksum:2faf07b) REAL time: 4 secs Writing design to file top.ncd.Total REAL time to Placer completion: 5 secs Total CPU time to Placer completion: 3 secs Phase 1: 2137 unrouted;       REAL time: 5 secs Phase 2: 1962 unrouted;       REAL time: 6 secs Phase 3: 530 unrouted;       REAL time: 7 secs Phase 4: 0 unrouted;       REAL time: 7 secs Total REAL time to Router completion: 7 secs Total CPU time to Router completion: 5 secs Generating "par" statistics.**************************Generating Clock Report**************************+-------------------------+----------+------+------+------------+-------------+|        Clock Net        | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+-------------------------+----------+------+------+------------+-------------+|      sysclk_BUFGP       |  BUFGMUX1| No   |    1 |  0.000     |  0.615      |+-------------------------+----------+------+------+------------+-------------+|  shwodata_vcnt<6>       |   Local  |      |   41 |  0.365     |  2.382      |+-------------------------+----------+------+------+------------+-------------+|  shwodata_vcnt<9>       |   Local  |      |   29 |  0.304     |  2.554      |+-------------------------+----------+------+------+------------+-------------+|   drawtarget_sampcnt<5> |   Local  |      |    6 |  0.022     |  1.783      |+-------------------------+----------+------+------+------------+-------------+|            vgaclk       |   Local  |      |   16 |  0.114     |  2.266      |+-------------------------+----------+------+------+------------+-------------+| clocknum_count<6>       |   Local  |      |   46 |  0.323     |  2.842      |+-------------------------+----------+------+------+------------+-------------+|   shwodata_hsyncb       |   Local  |      |    7 |  0.213     |  2.751      |+-------------------------+----------+------+------+------------+-------------+   The Delay Summary Report   The SCORE FOR THIS DESIGN is: 188The NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        1.185   The MAXIMUM PIN DELAY IS:                               6.242   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   3.457   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 7.00  d >= 7.00   ---------   ---------   ---------   ---------   ---------   ---------        1138         609         301          46          43           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 8 secs Total CPU time to PAR completion: 6 secs Peak Memory Usage:  71 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Writing design to file top.ncd.PAR done.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -