⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 myuart.xise

📁 串口通讯源码
💻 XISE
📖 第 1 页 / 共 3 页
字号:
<?xml version="1.0" encoding="UTF-8" standalone="no" ?><project xmlns="http://www.xilinx.com/XMLSchema" xmlns:xil_pn="http://www.xilinx.com/XMLSchema">  <header>    <!-- ISE source project file created by Project Navigator.             -->    <!--                                                                   -->    <!-- This file contains project source information including a list of -->    <!-- project source files, project and process properties.  This file, -->    <!-- along with the project source files, is sufficient to open and    -->    <!-- implement in ISE Project Navigator.                               -->    <!--                                                                   -->    <!-- Copyright (c) 1995-2012 Xilinx, Inc.  All rights reserved. -->  </header>  <version xil_pn:ise_version="14.2" xil_pn:schema_version="2"/>  <files>    <file xil_pn:name="MyUartCore.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>      <association xil_pn:name="Implementation" xil_pn:seqID="5"/>    </file>    <file xil_pn:name="baud_gen.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="1"/>      <association xil_pn:name="Implementation" xil_pn:seqID="3"/>    </file>    <file xil_pn:name="baud_gen_test.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="2"/>      <association xil_pn:name="PostMapSimulation" xil_pn:seqID="3"/>      <association xil_pn:name="PostRouteSimulation" xil_pn:seqID="3"/>      <association xil_pn:name="PostTranslateSimulation" xil_pn:seqID="3"/>    </file>    <file xil_pn:name="recv.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="20"/>      <association xil_pn:name="Implementation" xil_pn:seqID="2"/>    </file>    <file xil_pn:name="transfer.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="21"/>      <association xil_pn:name="Implementation" xil_pn:seqID="1"/>    </file>    <file xil_pn:name="top.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="23"/>      <association xil_pn:name="Implementation" xil_pn:seqID="7"/>    </file>    <file xil_pn:name="trans_4_to_8.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="24"/>      <association xil_pn:name="Implementation" xil_pn:seqID="4"/>    </file>    <file xil_pn:name="top.ucf" xil_pn:type="FILE_UCF">      <association xil_pn:name="Implementation" xil_pn:seqID="0"/>    </file>    <file xil_pn:name="debounce_circut.vhd" xil_pn:type="FILE_VHDL">      <association xil_pn:name="BehavioralSimulation" xil_pn:seqID="76"/>      <association xil_pn:name="Implementation" xil_pn:seqID="6"/>    </file>  </files>  <properties>    <property xil_pn:name="Add I/O Buffers" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Allow Logic Optimization Across Hierarchy" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Allow SelectMAP Pins to Persist" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Allow Unexpanded Blocks" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Allow Unmatched LOC Constraints" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Allow Unmatched Timing Group Constraints" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Analysis Effort Level" xil_pn:value="Standard" xil_pn:valueState="default"/>    <property xil_pn:name="Asynchronous To Synchronous" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Auto Implementation Compile Order" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Auto Implementation Top" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Automatic BRAM Packing" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Automatically Insert glbl Module in the Netlist" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Automatically Run Generate Target PROM/ACE File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="BRAM Utilization Ratio" xil_pn:value="100" xil_pn:valueState="default"/>    <property xil_pn:name="Bring Out Global Set/Reset Net as a Port" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Bring Out Global Tristate Net as a Port" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Bus Delimiter" xil_pn:value="&lt;>" xil_pn:valueState="default"/>    <property xil_pn:name="CLB Pack Factor Percentage" xil_pn:value="100" xil_pn:valueState="default"/>    <property xil_pn:name="Case" xil_pn:value="Maintain" xil_pn:valueState="default"/>    <property xil_pn:name="Case Implementation Style" xil_pn:value="None" xil_pn:valueState="default"/>    <property xil_pn:name="Change Device Speed To" xil_pn:value="-4" xil_pn:valueState="default"/>    <property xil_pn:name="Change Device Speed To Post Trace" xil_pn:value="-4" xil_pn:valueState="default"/>    <property xil_pn:name="Combinatorial Logic Optimization" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Compile EDK Simulation Library" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Compile SIMPRIM (Timing) Simulation Library" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Compile UNISIM (Functional) Simulation Library" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Compile XilinxCoreLib (CORE Generator) Simulation Library" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Compile for HDL Debugging" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Clk (Configuration Pins)" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Pin Done" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Pin M0" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Pin M1" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Pin M2" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Pin Program" xil_pn:value="Pull Up" xil_pn:valueState="default"/>    <property xil_pn:name="Configuration Rate" xil_pn:value="Default (1)" xil_pn:valueState="default"/>    <property xil_pn:name="Correlate Output to Input Design" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create ASCII Configuration File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create Binary Configuration File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create Bit File" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Create I/O Pads from Ports" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create IEEE 1532 Configuration File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create Logic Allocation File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create Mask File" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Create ReadBack Data Files" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Cross Clock Analysis" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="DCI Update Mode" xil_pn:value="As Required" xil_pn:valueState="default"/>    <property xil_pn:name="DSP Utilization Ratio" xil_pn:value="100" xil_pn:valueState="default"/>    <property xil_pn:name="Decoder Extraction" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Delay Values To Be Read from SDF" xil_pn:value="Setup Time" xil_pn:valueState="default"/>    <property xil_pn:name="Device" xil_pn:value="xc3s500e" xil_pn:valueState="non-default"/>    <property xil_pn:name="Device Family" xil_pn:value="Spartan3E" xil_pn:valueState="non-default"/>    <property xil_pn:name="Device Speed Grade/Select ABS Minimum" xil_pn:value="-4" xil_pn:valueState="default"/>    <property xil_pn:name="Disable Detailed Package Model Insertion" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Do Not Escape Signal and Instance Names in Netlist" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Done (Output Events)" xil_pn:value="Default (4)" xil_pn:valueState="default"/>    <property xil_pn:name="Drive Done Pin High" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Enable BitStream Compression" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Cyclic Redundancy Checking (CRC)" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Debugging of Serial Mode BitStream" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Hardware Co-Simulation" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Internal Done Pipe" xil_pn:value="true" xil_pn:valueState="non-default"/>    <property xil_pn:name="Enable Message Filtering" xil_pn:value="false" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Multi-Threading" xil_pn:value="Off" xil_pn:valueState="default"/>    <property xil_pn:name="Enable Outputs (Output Events)" xil_pn:value="Default (5)" xil_pn:valueState="default"/>    <property xil_pn:name="Equivalent Register Removal XST" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Evaluation Development Board" xil_pn:value="None Specified" xil_pn:valueState="default"/>    <property xil_pn:name="Exclude Compilation of Deprecated EDK Cores" xil_pn:value="true" xil_pn:valueState="default"/>    <property xil_pn:name="Exclude Compilation of EDK Sub-Libraries" xil_pn:value="false" xil_pn:valueState="default"/>

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -