📄 testwave4.ant
字号:
-- D:\MODEL\LAB4
-- VHDL Annotation Test Bench created by
-- HDL Bencher 6.1i
-- Fri Jun 16 20:56:10 2006
LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.STD_LOGIC_ARITH.ALL;USE IEEE.STD_LOGIC_UNSIGNED.ALL;LIBRARY IEEE;
USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;
ENTITY testwave4 IS
END testwave4;
ARCHITECTURE testbench_arch OF testwave4 IS
-- If you get a compiler error on the following line,
-- from the menu do Options->Configuration select VHDL 87
FILE RESULTS: TEXT OPEN WRITE_MODE IS "d:\model\lab4\testwave4.ano";
COMPONENT detector3
PORT (
A : in std_logic;
clk : in std_logic;
rst : in std_logic;
Y : out std_logic
);
END COMPONENT;
SIGNAL A : std_logic;
SIGNAL clk : std_logic;
SIGNAL rst : std_logic;
SIGNAL Y : std_logic;
BEGIN
UUT : detector3
PORT MAP (
A => A,
clk => clk,
rst => rst,
Y => Y
);
PROCESS -- clock process for clk,
VARIABLE TX_TIME : INTEGER :=0;
PROCEDURE ANNOTATE_Y(
TX_TIME : INTEGER
) IS
VARIABLE TX_STR : String(1 to 4096);
VARIABLE TX_LOC : LINE;
BEGIN
STD.TEXTIO.write(TX_LOC,string'("Annotate["));
STD.TEXTIO.write(TX_LOC, TX_TIME);
STD.TEXTIO.write(TX_LOC,string'(",Y,"));
IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, Y);
STD.TEXTIO.write(TX_LOC, string'("]"));
TX_STR(TX_LOC.all'range) := TX_LOC.all;
STD.TEXTIO.writeline(results, TX_LOC);
STD.TEXTIO.Deallocate(TX_LOC);
END;
BEGIN
CLOCK_LOOP : LOOP
clk <= transport '0';
WAIT FOR 5 ns;
TX_TIME := TX_TIME + 5;
clk <= transport '1';
WAIT FOR 5 ns;
TX_TIME := TX_TIME + 5;
ANNOTATE_Y(TX_TIME);
WAIT FOR 5 ns;
TX_TIME := TX_TIME + 5;
clk <= transport '0';
WAIT FOR 5 ns;
TX_TIME := TX_TIME + 5;
END LOOP CLOCK_LOOP;
END PROCESS;
PROCESS -- Process for clk
VARIABLE TX_OUT : LINE;
BEGIN
-- --------------------
A <= transport '0';
rst <= transport '1';
-- --------------------
WAIT FOR 20 ns; -- Time=20 ns
A <= transport '1';
rst <= transport '0';
-- --------------------
WAIT FOR 40 ns; -- Time=60 ns
A <= transport '0';
-- --------------------
WAIT FOR 20 ns; -- Time=80 ns
A <= transport '1';
-- --------------------
WAIT FOR 20 ns; -- Time=100 ns
A <= transport '0';
-- --------------------
WAIT FOR 20 ns; -- Time=120 ns
A <= transport '1';
-- --------------------
WAIT FOR 60 ns; -- Time=180 ns
A <= transport '0';
-- --------------------
WAIT FOR 20 ns; -- Time=200 ns
A <= transport '1';
-- --------------------
WAIT FOR 40 ns; -- Time=240 ns
A <= transport '0';
-- --------------------
WAIT FOR 65 ns; -- Time=305 ns
-- --------------------
STD.TEXTIO.write(TX_OUT, string'("Total[]"));
STD.TEXTIO.writeline(results, TX_OUT);
ASSERT (FALSE) REPORT
"Success! Simulation for annotation completed"
SEVERITY FAILURE;
END PROCESS;
END testbench_arch;
CONFIGURATION detector3_cfg OF testwave4 IS
FOR testbench_arch
END FOR;
END detector3_cfg;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -