mdtest.ant

来自「xilinx xc9572 cpld 实现的伺服电机控制器」· ANT 代码 · 共 194 行

ANT
194
字号
-- D:\FPGA\XC_9572
-- VHDL Annotation Test Bench created by
-- HDL Bencher 6.1i
-- Tue Apr 25 15:07:50 2006

LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.NUMERIC_STD.ALL;USE IEEE.STD_LOGIC_TEXTIO.ALL;
USE STD.TEXTIO.ALL;

ENTITY mdtest IS
END mdtest;

ARCHITECTURE testbench_arch OF mdtest IS
-- If you get a compiler error on the following line,
-- from the menu do Options->Configuration select VHDL 87
FILE RESULTS: TEXT OPEN WRITE_MODE IS "d:\fpga\xc_9572\mdtest.ano";
	COMPONENT mdecode
		PORT (
			MA0 : In  std_logic;
			MB0 : In  std_logic;
			MC0 : In  std_logic;
			MA1 : In  std_logic;
			MB1 : In  std_logic;
			MC1 : In  std_logic;
			CLR0 : In  std_logic;
			CLR1 : In  std_logic;
			RD : In  std_logic;
			O : Out  std_logic_vector (7 DOWNTO 0)
		);
	END COMPONENT;

	SIGNAL MA0 : std_logic;
	SIGNAL MB0 : std_logic;
	SIGNAL MC0 : std_logic;
	SIGNAL MA1 : std_logic;
	SIGNAL MB1 : std_logic;
	SIGNAL MC1 : std_logic;
	SIGNAL CLR0 : std_logic;
	SIGNAL CLR1 : std_logic;
	SIGNAL RD : std_logic;
	SIGNAL O : std_logic_vector (7 DOWNTO 0);

BEGIN
	UUT : mdecode
	PORT MAP (
		MA0 => MA0,
		MB0 => MB0,
		MC0 => MC0,
		MA1 => MA1,
		MB1 => MB1,
		MC1 => MC1,
		CLR0 => CLR0,
		CLR1 => CLR1,
		RD => RD,
		O => O
	);

	PROCESS -- Annotate outputs process
		VARIABLE TX_TIME : INTEGER :=0;

		PROCEDURE ANNOTATE_O(
			TX_TIME : INTEGER
		) IS
			VARIABLE TX_STR : String(1 to 4096);
			VARIABLE TX_LOC : LINE;
		BEGIN
			STD.TEXTIO.write(TX_LOC,string'("Annotate["));
			STD.TEXTIO.write(TX_LOC, TX_TIME);
			STD.TEXTIO.write(TX_LOC,string'(",O,"));
			IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, O);
			STD.TEXTIO.write(TX_LOC, string'("]"));
			TX_STR(TX_LOC.all'range) := TX_LOC.all;
			STD.TEXTIO.writeline(results, TX_LOC);
			STD.TEXTIO.Deallocate(TX_LOC);
		END;

	BEGIN
		CHECK_LOOP : LOOP
		WAIT FOR 10 ns;
		TX_TIME := TX_TIME + 10;
		ANNOTATE_O(TX_TIME);
		WAIT FOR 10 ns;
		TX_TIME := TX_TIME + 10;
		END LOOP CHECK_LOOP;
	END PROCESS;

	PROCESS
		VARIABLE TX_OUT : LINE;

		BEGIN
		-- --------------------
		MA0 <= transport '1';
		MB0 <= transport '0';
		MC0 <= transport '0';
		MA1 <= transport '0';
		MB1 <= transport '0';
		MC1 <= transport '0';
		CLR0 <= transport '1';
		CLR1 <= transport '1';
		RD <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=20 ns
		MA0 <= transport '1';
		MA1 <= transport '0';
		CLR1 <= transport '1';
		RD <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=40 ns
		MC0 <= transport '0';
		MA1 <= transport '0';
		MC1 <= transport '0';
		CLR0 <= transport '0';
		CLR1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=60 ns
		MC0 <= transport '1';
		MC1 <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=80 ns
		MA0 <= transport '0';
		MC0 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=100 ns
		MC0 <= transport '1';
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=120 ns
		MC0 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=140 ns
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=160 ns
		MC0 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=180 ns
		MC0 <= transport '1';
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=200 ns
		MA0 <= transport '1';
		MC0 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=220 ns
		MB0 <= transport '1';
		MC0 <= transport '1';
		MC1 <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=240 ns
		MC0 <= transport '0';
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=260 ns
		MC0 <= transport '1';
		MA1 <= transport '0';
		MC1 <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=280 ns
		MA0 <= transport '0';
		MC0 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=300 ns
		MC0 <= transport '1';
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 20 ns; -- Time=320 ns
		MC0 <= transport '0';
		MC1 <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=340 ns
		MC0 <= transport '1';
		-- --------------------
		WAIT FOR 20 ns; -- Time=360 ns
		MC0 <= transport '0';
		MC1 <= transport '0';
		-- --------------------
		WAIT FOR 30 ns; -- Time=390 ns
		-- --------------------

		STD.TEXTIO.write(TX_OUT, string'("Total[]"));
		STD.TEXTIO.writeline(results, TX_OUT);
		ASSERT (FALSE) REPORT
			"Success! Simulation for annotation completed"
			SEVERITY FAILURE;
	END PROCESS;
END testbench_arch;

CONFIGURATION mdecode_cfg OF mdtest IS
	FOR testbench_arch
	END FOR;
END mdecode_cfg;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?