📄 count4.rpt
字号:
Unused Pt - Unused local product terms remaining in macrocell
Loc - Location where logic was mapped in device
Pwr Mode - Macrocell power mode
Pin Type/Use - I - Input GCK - Global Clock
O - Output GTS - Global Output Enable
(b) - Buried macrocell GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
The number of Signals Used may exceed the number of FB Inputs Used due
to wire-ANDing in the switch matrix.
*********************************** FB4 ***********************************
Number of function block inputs used/remaining: 6/30
Number of signals used by logic mapping into function block: 6
Signal Total Imp Exp Unused Loc Pwr Pin Pin Pin
Name Pt Pt Pt Pt Mode # Type Use
(unused) 0 0 0 5 FB4_1 66 I/O
Qout<3> 4 0 0 1 FB4_2 STD 64 I/O O
(unused) 0 0 0 5 FB4_3 71 I/O
(unused) 0 0 0 5 FB4_4 72 I/O
(unused) 0 0 0 5 FB4_5 67 I/O
(unused) 0 0 0 5 FB4_6 76 I/O
(unused) 0 0 0 5 FB4_7 77 I/O
(unused) 0 0 0 5 FB4_8 68 I/O
(unused) 0 0 0 5 FB4_9 70 I/O
(unused) 0 0 0 5 FB4_10 81 I/O
(unused) 0 0 0 5 FB4_11 74 I/O I
(unused) 0 0 0 5 FB4_12 82 I/O
(unused) 0 0 0 5 FB4_13 85 I/O
(unused) 0 0 0 5 FB4_14 78 I/O
(unused) 0 0 0 5 FB4_15 89 I/O
(unused) 0 0 0 5 FB4_16 86 I/O
(unused) 0 0 0 5 FB4_17 90 I/O
(unused) 0 0 0 5 FB4_18 79 I/O
Signals Used by Logic in Function Block
1: CCLK 3: CLR 5: UP<1>
2: CE 4: UP<0> 6: dir.FBK.LFBK
Signal 1 2 3 4 Signals FB
Name 0----+----0----+----0----+----0----+----0 Used Inputs
Qout<3> XXXXXX.................................. 6 6
0----+----1----+----2----+----3----+----4
0 0 0 0
Legend:
Total Pt - Total product terms used by the macrocell signal
Imp Pt - Product terms imported from other macrocells
Exp Pt - Product terms exported to other macrocells
in direction shown
Unused Pt - Unused local product terms remaining in macrocell
Loc - Location where logic was mapped in device
Pwr Mode - Macrocell power mode
Pin Type/Use - I - Input GCK - Global Clock
O - Output GTS - Global Output Enable
(b) - Buried macrocell GSR - Global Set/Reset
X(@) - Signal used as input (wire-AND input) to the macrocell logic.
The number of Signals Used may exceed the number of FB Inputs Used due
to wire-ANDing in the switch matrix.
;;-----------------------------------------------------------------;;
; Implemented Equations.
FTCPE_Qout0: FTCPE port map (Qout(0),Qout_T(0),CCLK,CLR,'0');
Qout_T(0) <= ((UP(1) AND NOT UP(0) AND NOT CE)
OR (NOT UP(1) AND UP(0) AND NOT CE));
FTCPE_Qout1: FTCPE port map (Qout(1),Qout_T(1),CCLK,CLR,'0');
Qout_T(1) <= ((Qout(0) AND NOT UP(1) AND UP(0) AND NOT CE)
OR (NOT Qout(0) AND UP(1) AND NOT UP(0) AND NOT CE));
FTCPE_Qout2: FTCPE port map (Qout(2),Qout_T(2),CCLK,CLR,'0');
Qout_T(2) <= ((Qout(0) AND Qout(1) AND NOT UP(1) AND UP(0) AND NOT CE)
OR (NOT Qout(0) AND NOT Qout(1) AND UP(1) AND NOT UP(0) AND NOT CE));
FTCPE_Qout3: FTCPE port map (Qout(3),Qout_T(3),CCLK,CLR,'0');
Qout_T(3) <= ((UP(1) AND NOT UP(0) AND NOT CE AND NOT dir.FBK.LFBK)
OR (NOT UP(1) AND UP(0) AND NOT CE AND dir.FBK.LFBK));
Register Legend:
FDCPE (Q,D,C,CLR,PRE);
FTCPE (Q,D,C,CLR,PRE);
LDCP (Q,D,G,CLR,PRE);
**************************** Device Pin Out ****************************
Device : XC9572-10-TQ100
--------------------------------------------------
/100 98 96 94 92 90 88 86 84 82 80 78 76 \
| 99 97 95 93 91 89 87 85 83 81 79 77 |
| 1 75 |
| 2 74 |
| 3 73 |
| 4 72 |
| 5 71 |
| 6 70 |
| 7 69 |
| 8 68 |
| 9 67 |
| 10 66 |
| 11 65 |
| 12 64 |
| 13 XC9572-10-TQ100 63 |
| 14 62 |
| 15 61 |
| 16 60 |
| 17 59 |
| 18 58 |
| 19 57 |
| 20 56 |
| 21 55 |
| 22 54 |
| 23 53 |
| 24 52 |
| 25 51 |
| 27 29 31 33 35 37 39 41 43 45 47 49 |
\26 28 30 32 34 36 38 40 42 44 46 48 50 /
--------------------------------------------------
Pin Signal Pin Signal
No. Name No. Name
1 TIE 51 VCC
2 NC 52 TIE
3 TIE 53 TIE
4 TIE 54 TIE
5 VCC 55 TIE
6 TIE 56 TIE
7 NC 57 VCC
8 TIE 58 TIE
9 TIE 59 TIE
10 TIE 60 TIE
11 UP<0> 61 TIE
12 TIE 62 GND
13 Qout<0> 63 TIE
14 TIE 64 Qout<3>
15 TIE 65 TIE
16 TIE 66 TIE
17 CCLK 67 TIE
18 TIE 68 TIE
19 NC 69 GND
20 TIE 70 TIE
21 GND 71 TIE
22 TIE 72 TIE
23 TIE 73 NC
24 NC 74 CE
25 TIE 75 GND
26 VCC 76 TIE
27 TIE 77 TIE
28 TIE 78 TIE
29 TIE 79 TIE
30 TIE 80 NC
31 GND 81 TIE
32 Qout<1> 82 TIE
33 TIE 83 TDO
34 NC 84 GND
35 TIE 85 TIE
36 TIE 86 TIE
37 TIE 87 TIE
38 VCC 88 VCC
39 TIE 89 TIE
40 TIE 90 TIE
41 TIE 91 TIE
42 TIE 92 TIE
43 NC 93 TIE
44 GND 94 Qout<2>
45 TDI 95 CLR
46 NC 96 TIE
47 TMS 97 UP<1>
48 TCK 98 VCC
49 TIE 99 TIE
50 TIE 100 GND
Legend : NC = Not Connected, unbonded pin
PGND = Unused I/O configured as additional Ground pin
TIE = Unused I/O floating -- must tie to VCC, GND or other signal
VCC = Dedicated Power Pin
GND = Dedicated Ground Pin
TDI = Test Data In, JTAG pin
TDO = Test Data Out, JTAG pin
TCK = Test Clock, JTAG pin
TMS = Test Mode Select, JTAG pin
PE = Port Enable pin
PROHIBITED = User reserved pin
**************************** Compiler Options ****************************
Following is a list of all global compiler options used by the fitter run.
Device(s) Specified : xc9572-10-TQ100
Optimization Method : SPEED
Multi-Level Logic Optimization : ON
Ignore Timing Specifications : OFF
Default Register Power Up Value : LOW
Keep User Location Constraints : ON
What-You-See-Is-What-You-Get : OFF
Exhaustive Fitting : OFF
Keep Unused Inputs : OFF
Slew Rate : SLOW
Power Mode : AUTO
Ground on Unused IOs : OFF
Global Clock Optimization : OFF
Global Set/Reset Optimization : OFF
Global Ouput Enable Optimization : OFF
FASTConnect/UIM optimzation : ON
Local Feedback : ON
Pin Feedback : ON
Input Limit : 36
Pterm Limit : 25
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -