⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 lp_tx_top_cyclone.qsf

📁 altera fpga 和ts201的linkport接口设计
💻 QSF
字号:
# -------------------------------------------------------------------------- #
#
# Copyright (C) 1991-2011 Altera Corporation
# Your use of Altera Corporation's design tools, logic functions 
# and other software and tools, and its AMPP partner logic 
# functions, and any output files from any of the foregoing 
# (including device programming or simulation files), and any 
# associated documentation or information are expressly subject 
# to the terms and conditions of the Altera Program License 
# Subscription Agreement, Altera MegaCore Function License 
# Agreement, or other applicable license agreement, including, 
# without limitation, that your use is for the sole purpose of 
# programming logic devices manufactured by Altera and sold by 
# Altera or its authorized distributors.  Please refer to the 
# applicable agreement for further details.
#
# -------------------------------------------------------------------------- #
#
# Quartus II 32-bit
# Version 11.1 Build 173 11/01/2011 SJ Full Version
# Date created = 19:45:02  April 06, 2012
#
# -------------------------------------------------------------------------- #
#
# Notes:
#
# 1) The default values for assignments are stored in the file:
#		lp_tx_top_cyclone_assignment_defaults.qdf
#    If this file doesn't exist, see file:
#		assignment_defaults.qdf
#
# 2) Altera recommends that you do not modify this file. This
#    file is updated automatically by the Quartus II software
#    and any changes you make may be lost or overwritten.
#
# -------------------------------------------------------------------------- #


set_global_assignment -name TOP_LEVEL_ENTITY lp_tx_top_cyclone
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 3.0
set_global_assignment -name PROJECT_CREATION_TIME_DATE "17:13:38  JULY 24, 2003"
set_global_assignment -name LAST_QUARTUS_VERSION 11.1
set_instance_assignment -name VIRTUAL_PIN ON -to tx_wdata
set_instance_assignment -name VIRTUAL_PIN ON -to tx_wr
set_instance_assignment -name VIRTUAL_PIN ON -to tx_wrfull
set_instance_assignment -name VIRTUAL_PIN ON -to tx_wrused
set_instance_assignment -name CUT ON -from tx_wdata -to *
set_instance_assignment -name MULTICYCLE 4 -from "lp_tx:lp_tx|dcfifo:tx_fifo*" -to "lp_tx:lp_tx|ddr_data_in*"
set_instance_assignment -name MULTICYCLE 2 -from "lp_tx:lp_tx|cksum_reg" -to "lp_tx:lp_tx|ddr_data"
set_global_assignment -name DRC_REPORT_FANOUT_EXCEEDING OFF
set_global_assignment -name DRC_REPORT_TOP_FANOUT OFF
set_global_assignment -name FAMILY Cyclone
set_global_assignment -name OPTIMIZE_HOLD_TIMING "IO PATHS AND MINIMUM TPD PATHS"
set_global_assignment -name OPTIMIZE_TIMING NORMAL_COMPILATION
set_global_assignment -name HUB_ENTITY_NAME SLD_HUB
set_global_assignment -name HUB_INSTANCE_NAME SLD_HUB_INST
set_global_assignment -name RESERVE_PIN "AS INPUT TRI-STATED"
set_global_assignment -name AUTO_RESTART_CONFIGURATION OFF
set_global_assignment -name DEVICE EP1C3T144C6
set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 6
set_global_assignment -name EXCALIBUR_CONFIGURATION_DEVICE AUTO
set_instance_assignment -name IO_STANDARD LVDS -to acki
set_instance_assignment -name IO_STANDARD LVDS -to clk_out
set_instance_assignment -name IO_STANDARD LVDS -to data_out
set_instance_assignment -name IO_STANDARD LVDS -to data_out[0]
set_instance_assignment -name IO_STANDARD LVDS -to data_out[1]
set_instance_assignment -name IO_STANDARD LVDS -to data_out[2]
set_instance_assignment -name IO_STANDARD LVDS -to data_out[3]
set_location_assignment PIN_1 -to clk_out
set_location_assignment PIN_35 -to data_out[0]
set_location_assignment PIN_33 -to data_out[1]
set_location_assignment PIN_6 -to data_out[2]
set_location_assignment PIN_3 -to data_out[3]
set_location_assignment LC_X1_Y1_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_0|mux[0]"
set_location_assignment LC_X1_Y1_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_0|mux[0]~COMBOUT"
set_location_assignment LC_X1_Y1_N3 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_0|output_cell_H[0]"
set_location_assignment LC_X1_Y2_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_1|mux[0]"
set_location_assignment LC_X1_Y2_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_1|mux[0]~COMBOUT"
set_location_assignment LC_X1_Y2_N3 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_1|output_cell_H[0]"
set_location_assignment LC_X1_Y11_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_2|mux[0]"
set_location_assignment LC_X1_Y11_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_2|mux[0]~COMBOUT"
set_location_assignment LC_X1_Y11_N3 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_2|output_cell_H[0]"
set_location_assignment LC_X1_Y12_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_3|mux[0]"
set_location_assignment LC_X1_Y12_N2 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_3|mux[0]~COMBOUT"
set_location_assignment LC_X1_Y12_N3 -to "lp_tx:lp_tx|altddio_out:lp_tx_data_3|output_cell_H[0]"
set_location_assignment LC_X1_Y13_N2 -to "lp_tx:lp_tx|ddr_clk:lp_tx_clk|datareg"
set_location_assignment LC_X1_Y13_N2 -to "lp_tx:lp_tx|ddr_clk:lp_tx_clk|i~1"
set_global_assignment -name ON_CHIP_BITSTREAM_DECOMPRESSION OFF
set_global_assignment -name RESERVE_ASDO_AFTER_CONFIGURATION "USE AS REGULAR IO"
set_global_assignment -name USE_CONFIGURATION_DEVICE ON
set_global_assignment -name ACLK_CAT OFF
set_global_assignment -name ACLK_RULE_IMSZER_ADOMAIN OFF
set_global_assignment -name ACLK_RULE_NO_SZER_ACLK_DOMAIN OFF
set_global_assignment -name ACLK_RULE_SZER_BTW_ACLK_DOMAIN OFF
set_global_assignment -name ASSG_CAT OFF
set_global_assignment -name ASSG_RULE_MISSING_FMAX OFF
set_global_assignment -name ASSG_RULE_MISSING_TIMING OFF
set_global_assignment -name CLK_CAT OFF
set_global_assignment -name CLK_RULE_CLKNET_CLKSPINES OFF
set_global_assignment -name CLK_RULE_COMB_CLOCK OFF
set_global_assignment -name CLK_RULE_INPINS_CLKNET OFF
set_global_assignment -name CLK_RULE_INV_CLOCK OFF
set_global_assignment -name CLK_RULE_MIX_EDGES OFF
set_global_assignment -name HCPY_CAT OFF
set_global_assignment -name HCPY_VREF_PINS OFF
set_global_assignment -name NONSYNCHSTRUCT_CAT OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_ASYN_RAM OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_COMBLOOP OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_COMB_DRIVES_RAM_WE OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_DELAY_CHAIN OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_ILLEGAL_PULSE_GEN OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_LATCH_UNIDENTIFIED OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_MULTI_VIBRATOR OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_REG_LOOP OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_RIPPLE_CLK OFF
set_global_assignment -name NONSYNCHSTRUCT_RULE_SRLATCH OFF
set_global_assignment -name RESET_CAT OFF
set_global_assignment -name RESET_RULE_COMB_ASYNCH_RESET OFF
set_global_assignment -name RESET_RULE_IMSYNCH_ASYNCH_DOMAIN OFF
set_global_assignment -name RESET_RULE_IMSYNCH_EXRESET OFF
set_global_assignment -name RESET_RULE_INPINS_RESETNET OFF
set_global_assignment -name RESET_RULE_UNSYNCH_ASYNCH_DOMAIN OFF
set_global_assignment -name RESET_RULE_UNSYNCH_EXRESET OFF
set_global_assignment -name SIGNALRACE_CAT OFF
set_global_assignment -name SIGNALRACE_RULE_TRISTATE OFF
set_global_assignment -name TIMING_CAT OFF
set_global_assignment -name TIMING_RULE_COIN_CLKEDGE OFF
set_global_assignment -name TIMING_RULE_SHIFT_REG OFF
set_global_assignment -name APEX20K_OPTIMIZATION_TECHNIQUE SPEED
set_global_assignment -name AUTO_PACKED_REGISTERS_CYCLONE NORMAL
set_global_assignment -name AUTO_PACKED_REGISTERS_STRATIX NORMAL
set_global_assignment -name CYCLONE_OPTIMIZATION_TECHNIQUE AREA
set_global_assignment -name STRATIX_OPTIMIZATION_TECHNIQUE SPEED
set_global_assignment -name DO_MIN_ANALYSIS ON
set_global_assignment -name INCLUDE_EXTERNAL_PIN_DELAYS_IN_FMAX_CALCULATIONS OFF
set_global_assignment -name MAX_SCC_SIZE 50
set_global_assignment -name VHDL_SHOW_LMF_MAPPING_MESSAGES OFF
set_global_assignment -name USER_LIBRARIES "d:\\megacore\\turbo_codec-v1.2.0\\lib\\"
set_global_assignment -name EDA_BOARD_DESIGN_TOOL "<NONE>"
set_global_assignment -name EDA_DESIGN_ENTRY_SYNTHESIS_TOOL "<NONE>"
set_global_assignment -name EDA_FORMAL_VERIFICATION_TOOL "<NONE>"
set_global_assignment -name EDA_RESYNTHESIS_TOOL "<NONE>"
set_global_assignment -name EDA_SIMULATION_TOOL "<NONE>"
set_global_assignment -name EDA_TIMING_ANALYSIS_TOOL "<NONE>"
set_global_assignment -name EDA_INPUT_DATA_FORMAT EDIF -section_id eda_design_synthesis
set_global_assignment -name VERILOG_FILE ../../../source/verilog/lp_tx.v
set_global_assignment -name DEVICE_FILTER_PACKAGE TQFP
set_global_assignment -name DEVICE_FILTER_PIN_COUNT 144
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -