⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 aa_bram.xco

📁 无线通信FPGA设计-FPGA源码
💻 XCO
字号:
# BEGIN Project OptionsSET flowvendor = Foundation_iSESET vhdlsim = TrueSET verilogsim = TrueSET workingdirectory = D:\work\ISE\c11SET speedgrade = -12SET simulationfiles = BehavioralSET asysymbol = TrueSET addpads = FalseSET device = xc4vsx35SET implementationfiletype = ngcSET busformat = BusFormatAngleBracketNotRippedSET foundationsym = FalseSET package = ff668SET createndf = FalseSET designentry = VHDLSET devicefamily = virtex4SET formalverification = FalseSET removerpms = False# END Project Options# BEGIN SelectSELECT Block_Memory_Generator family Xilinx,_Inc. 1.1# END Select# BEGIN ParametersCSET write_depth_a=16CSET operating_mode_a=WRITE_FIRSTCSET operating_mode_b=WRITE_FIRSTCSET write_width_a=32CSET write_width_b=32CSET use_regcea_pin=falseCSET primitive=8kx2CSET memory_type=True_Dual_Port_RAMCSET byte_size=9CSET disable_out_of_range_warnings=falseCSET use_regceb_pin=falseCSET remaining_memory_locations=0CSET use_byte_write_enable=falseCSET enable_a=Always_EnabledCSET enable_b=Always_EnabledCSET component_name=aa_bramCSET assume_synchronous_clk=falseCSET disable_collision_warnings=falseCSET algorithm=Minimum_AreaCSET fill_remaining_memory_locations=falseCSET register_output_of_memory_primitives=falseCSET use_ssra_pin=falseCSET read_width_a=32CSET read_width_b=32CSET register_output_of_memory_core=falseCSET output_reset_value_a=0CSET output_reset_value_b=0CSET load_init_file=falseCSET coe_file=no_coe_file_loadedCSET use_ssrb_pin=falseCSET collision_warnings=ALL# END ParametersGENERATE

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -