📄 zaibo.rpt
字号:
Total output pins required: 8
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 11
Total flipflops required: 10
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 0/1728 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 EA 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 3 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 11/8
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
D: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 3 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 11/8
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
55 - - - -- INPUT G ^ 0 0 0 0 clk
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
99 - - B -- OUTPUT 0 1 0 0 zaibo0
96 - - C -- OUTPUT 0 1 0 0 zaibo1
31 - - F -- OUTPUT 0 1 0 0 zaibo2
10 - - B -- OUTPUT 0 1 0 0 zaibo3
98 - - B -- OUTPUT 0 1 0 0 zaibo4
88 - - D -- OUTPUT 0 1 0 0 zaibo5
9 - - B -- OUTPUT 0 1 0 0 zaibo6
83 - - E -- OUTPUT 0 1 0 0 zaibo7
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 7 - B 13 DFFE 0 1 0 6 |cnt10:9|7490:1|QA (|cnt10:9|7490:1|:7)
- 3 - B 17 DFFE + 0 1 0 2 |cnt10:9|7490:1|QB (|cnt10:9|7490:1|:11)
- 2 - B 17 DFFE + 0 1 0 1 |cnt10:9|7490:1|QC (|cnt10:9|7490:1|:14)
- 1 - B 17 DFFE + 0 2 0 2 |cnt10:9|7490:1|QD (|cnt10:9|7490:1|:19)
- 6 - B 13 DFFE 0 4 0 8 |LPM_COUNTER:5|f8count:p8c0|QF (|LPM_COUNTER:5|f8count:p8c0|:3)
- 5 - B 13 DFFE 0 3 0 9 |LPM_COUNTER:5|f8count:p8c0|QE (|LPM_COUNTER:5|f8count:p8c0|:4)
- 3 - B 13 DFFE 0 4 0 10 |LPM_COUNTER:5|f8count:p8c0|QD (|LPM_COUNTER:5|f8count:p8c0|:5)
- 2 - B 13 DFFE 0 3 0 10 |LPM_COUNTER:5|f8count:p8c0|QC (|LPM_COUNTER:5|f8count:p8c0|:6)
- 1 - B 13 DFFE 0 2 0 11 |LPM_COUNTER:5|f8count:p8c0|QB (|LPM_COUNTER:5|f8count:p8c0|:7)
- 4 - B 13 DFFE 0 1 0 12 |LPM_COUNTER:5|f8count:p8c0|QA (|LPM_COUNTER:5|f8count:p8c0|:8)
- 8 - B 13 AND2 0 3 0 2 |LPM_COUNTER:5|f8count:p8c0|:289
- - 3 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_0
- - 10 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_1
- - 6 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_2
- - 15 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_3
- - 5 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_4
- - 9 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_5
- - 8 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_6
- - 13 B -- MEM_SGMT 0 6 1 0 |sinrom2:1|LPM_ROM:3|altrom:srom|segment0_7
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 0/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
B: 6/144( 4%) 7/ 72( 9%) 1/ 72( 1%) 0/16( 0%) 4/16( 25%) 0/16( 0%)
C: 1/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
D: 1/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
E: 1/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
F: 1/144( 0%) 0/ 72( 0%) 0/ 72( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
25: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
26: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
27: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
28: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
29: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
30: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
31: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
32: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
33: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
34: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
35: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
36: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 3/24( 12%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** CLOCK SIGNALS **
Type Fan-out Name
DFF 7 |cnt10:9|7490:1|QA
INPUT 3 clk
DFF 2 |cnt10:9|7490:1|QD
Device-Specific Information: e:\edashi\sin\zaibo.rpt
zaibo
** EQUATIONS **
clk : INPUT;
-- Node name is 'zaibo0'
-- Equation name is 'zaibo0', type is output
zaibo0 = _EC3_B;
-- Node name is 'zaibo1'
-- Equation name is 'zaibo1', type is output
zaibo1 = _EC10_B;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -