⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 f26b.rpt

📁 dds信号发生器
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                                            f:\sin\f26b.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/02/2006 09:42:43

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


F26B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

f26b      EP1K10TC100-1    31     30     0    0         0  %    30       5  %

User Pins:                 31     30     0  



Project Information                                            f:\sin\f26b.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                                   f:\sin\f26b.rpt
f26b

***** Logic for device 'f26b' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF



Device-Specific Information:                                   f:\sin\f26b.rpt
f26b

** ERROR SUMMARY **

Info: Chip 'f26b' in device 'EP1K10TC100-1' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                                                                   
                                                                   
                      R R                                          
                      E E                                          
                      S S       V                   f   f   f f ^  
                      E E     f C           f     V 2   2 f 2 2 D  
                #     R R     2 C           2     C 6   6 2 6 6 A  
                T m m V V G m 6 I       G   6 m m C b   b 6 b b T  
                C 1 1 E E N 1 b N m m m N m b 2 1 I 1 m 2 b 1 1 A  
                K 6 1 D D D 4 0 T 2 4 1 D 7 3 4 9 O 5 5 2 1 7 0 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
    f26b11 |  5                                                    71 | f26b6 
    f26b23 |  6                                                    70 | f26b5 
     f26b2 |  7                                                    69 | f26b7 
    f26b16 |  8                                                    68 | f26b4 
    f26b28 |  9                                                    67 | VCCIO 
    f26b21 | 10                                                    66 | GND 
       GND | 11                                                    65 | f26b19 
    VCCINT | 12                                                    64 | f26b29 
       m27 | 13                   EP1K10TC100-1                    63 | f26b18 
       m18 | 14                                                    62 | f26b8 
       m13 | 15                                                    61 | f26b13 
        m8 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | f26b9 
       m22 | 19                                                    57 | f26b25 
       m25 | 20                                                    56 | f26b26 
        m9 | 21                                                    55 | f26b12 
       m26 | 22                                                    54 | ^MSEL0 
       m15 | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                m m m R m R R m f V G V q m m G G m V m f f m m f  
                1 2 2 E 2 E E 2 2 C N C 1 3 0 N N 1 C 1 2 2 2 6 2  
                2 3 0 S 1 S S 8 6 C D C       D D 7 C 0 6 6 9   6  
                      E   E E   b I   _       _     I   b b     b  
                      R   R R   1 N   C       C     O   2 2     2  
                      V   V V   4 T   K       K         0 7     4  
                      E   E E         L       L                    
                      D   D D         K       K                    
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                                   f:\sin\f26b.rpt
f26b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    0/2    0/2       9/22( 40%)   
A14      8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    0/2    0/2       9/22( 40%)   
B10      8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
C3       6/ 8( 75%)   2/ 8( 25%)   4/ 8( 50%)    0/2    0/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            55/60     ( 91%)
Total logic cells used:                         30/576    (  5%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                  60/2304    (  2%)

Total input pins required:                      31
Total input I/O cell registers required:         0
Total output pins required:                     30
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     30
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0     16/0  
 B:      0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   6   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      6/0  

Total:   8   0   6   0   0   0   0   0   0   8   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0     30/0  



Device-Specific Information:                                   f:\sin\f26b.rpt
f26b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  40      -     -    -    --      INPUT             ^    0    0    0    1  m0
  89      -     -    -    --      INPUT             ^    0    0    0    1  m1
  91      -     -    -    --      INPUT             ^    0    0    0    1  m2
  39      -     -    -    --      INPUT             ^    0    0    0    1  m3
  90      -     -    -    --      INPUT             ^    0    0    0    1  m4
  81      -     -    -    03      INPUT             ^    0    0    0    1  m5
  49      -     -    -    06      INPUT             ^    0    0    0    1  m6
  87      -     -    -    12      INPUT             ^    0    0    0    1  m7
  16      -     -    B    --      INPUT             ^    0    0    0    1  m8
  21      -     -    C    --      INPUT             ^    0    0    0    1  m9
  45      -     -    -    11      INPUT             ^    0    0    0    1  m10
  98      -     -    -    24      INPUT             ^    0    0    0    1  m11
  26      -     -    -    23      INPUT             ^    0    0    0    1  m12
  15      -     -    B    --      INPUT             ^    0    0    0    1  m13
  94      -     -    -    19      INPUT             ^    0    0    0    1  m14
  23      -     -    C    --      INPUT             ^    0    0    0    1  m15
  99      -     -    -    24      INPUT             ^    0    0    0    1  m16
  43      -     -    -    12      INPUT             ^    0    0    0    1  m17
  14      -     -    B    --      INPUT             ^    0    0    0    1  m18
  84      -     -    -    05      INPUT             ^    0    0    0    1  m19
  28      -     -    -    20      INPUT             ^    0    0    0    1  m20
  30      -     -    -    18      INPUT             ^    0    0    0    1  m21
  19      -     -    C    --      INPUT             ^    0    0    0    1  m22
  27      -     -    -    21      INPUT             ^    0    0    0    1  m23
  85      -     -    -    08      INPUT             ^    0    0    0    1  m24
  20      -     -    C    --      INPUT             ^    0    0    0    1  m25
  22      -     -    C    --      INPUT             ^    0    0    0    1  m26
  13      -     -    B    --      INPUT             ^    0    0    0    1  m27
  33      -     -    -    15      INPUT             ^    0    0    0    1  m28
  48      -     -    -    07      INPUT             ^    0    0    0    1  m29
  38      -     -    -    --      INPUT             ^    0    0    0   30  q1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   f:\sin\f26b.rpt
f26b

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  93      -     -    -    13     OUTPUT                 0    1    0    0  f26b0
  79      -     -    -    02     OUTPUT                 0    1    0    0  f26b1
   7      -     -    A    --     OUTPUT                 0    1    0    0  f26b2
  86      -     -    -    09     OUTPUT                 0    1    0    0  f26b3

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -