__projnav.log

来自「VHDL写的LMS算法程序。利用本地正弦信号」· LOG 代码 · 共 1,677 行 · 第 1/5 页

LOG
1,677
字号
WARNING:Xst:646 - Signal <Qcos<6:0>> is assigned but never used.    Found 8x8-bit multiplier for signal <$n0000> created at line 147.    Found 8x8-bit multiplier for signal <$n0002> created at line 172.    Found 8x8-bit multiplier for signal <$n0007> created at line 92.    Found 8x8-bit multiplier for signal <$n0008> created at line 109.    Found 8-bit subtractor for signal <$n0009> created at line 125.    Found 8-bit subtractor for signal <$n0010> created at line 125.    Found 1-bit register for signal <ACLR>.    Found 1-bit register for signal <CE>.    Found 8-bit register for signal <err>.    Found 16-bit register for signal <Qcos>.    Found 16-bit register for signal <Qsin>.    Found 6-bit up counter for signal <sTHETA>.    Found 8-bit up accumulator for signal <Wcos>.    Found 8-bit up accumulator for signal <Wsin>.    Summary:	inferred   1 Counter(s).	inferred   2 Accumulator(s).	inferred  42 D-type flip-flop(s).	inferred   2 Adder/Subtracter(s).	inferred   4 Multiplier(s).Unit <lms> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Found registered multiplier on the signal <_n0007> with 1 register level(s).Found registered multiplier on the signal <_n0008> with 1 register level(s).Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Multipliers                      : 4 8x8-bit multiplier                : 2 8x8-bit registered multiplier     : 2# Adders/Subtractors               : 2 8-bit subtractor                  : 2# Counters                         : 1 6-bit up counter                  : 1# Accumulators                     : 2 8-bit up accumulator              : 2# Registers                        : 3 1-bit register                    : 2 8-bit register                    : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Launcher: "cosfunc.ngo" is up to date.Loading core <cosfunc> for timing and area information for instance <U1>.Optimizing unit <lms> ...Loading device for application Xst from file '2v1000.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lms, actual ratio is 0.WARNING:Xst:382 - Register BU30 is equivalent to BU15WARNING:Xst:382 - Register BU32 is equivalent to BU17WARNING:Xst:382 - Register BU34 is equivalent to BU19WARNING:Xst:382 - Register BU36 is equivalent to BU21WARNING:Xst:382 - Register BU38 is equivalent to BU23WARNING:Xst:382 - Register BU40 is equivalent to BU25FlipFlop err_7 has been replicated 1 time(s)=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : 2v1000fg256-4  Number of Slices:                      40  out of   5120     0%   Number of Slice Flip Flops:            63  out of  10240     0%   Number of 4 input LUTs:                42  out of  10240     0%   Number of bonded IOBs:                 17  out of    172     9%   Number of BRAMs:                        1  out of     40     2%   Number of MULT18X18s:                   4  out of     40    10%   Number of GCLKs:                        1  out of     16     6%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+CLK                                | BUFGP                  | 66    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 10.321ns (Maximum Frequency: 96.892MHz)   Minimum input arrival time before clock: 6.517ns   Maximum output required time after clock: 5.838ns   Maximum combinational path delay: No path found=========================================================================Completed process "Synthesize".

Project Navigator Auto-Make Log File-------------------------------------



Started process "Check Syntax".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3481 - No primary, secondary unit in the file F:\FPGA_LMS2\FPGA_LMS/cosfunc.vhd. Ignore this file from project file lms_vhdl.prj.Compiling vhdl file F:/FPGA_LMS2/FPGA_LMS/LMS.vhd in Library work.ERROR:HDLParsers:1411 - F:/FPGA_LMS2/FPGA_LMS/LMS.vhd Line 127. Parameter waveOut of mode out can not be associated with a formal parameter of mode in.ERROR: XST failedProcess "Check Syntax" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Check Syntax".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3481 - No primary, secondary unit in the file F:\FPGA_LMS2\FPGA_LMS/cosfunc.vhd. Ignore this file from project file lms_vhdl.prj.Compiling vhdl file F:/FPGA_LMS2/FPGA_LMS/LMS.vhd in Library work.Entity <lms> (Architecture <behav>) compiled.Completed process "Check Syntax".

Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3481 - No primary, secondary unit in the file F:\FPGA_LMS2\FPGA_LMS/cosfunc.vhd. Ignore this file from project file lms_vhdl.prj.Compiling vhdl file F:/FPGA_LMS2/FPGA_LMS/LMS.vhd in Library work.Architecture behav of Entity lms is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <lms> (Architecture <behav>).WARNING:Xst:766 - F:/FPGA_LMS2/FPGA_LMS/LMS.vhd line 69: Generating a Black Box for component <cosfunc>.Entity <lms> analyzed. Unit <lms> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <lms>.    Related source file is F:/FPGA_LMS2/FPGA_LMS/LMS.vhd.WARNING:Xst:646 - Signal <Qsin<15>> is assigned but never used.WARNING:Xst:646 - Signal <Qsin<6:0>> is assigned but never used.WARNING:Xst:646 - Signal <Qcos<15>> is assigned but never used.WARNING:Xst:646 - Signal <Qcos<6:0>> is assigned but never used.    Found 8-bit register for signal <waveOut>.    Found 8x8-bit multiplier for signal <$n0000> created at line 153.    Found 8x8-bit multiplier for signal <$n0002> created at line 178.    Found 8x8-bit multiplier for signal <$n0007> created at line 92.    Found 8x8-bit multiplier for signal <$n0008> created at line 109.    Found 8-bit subtractor for signal <$n0010> created at line 131.    Found 8-bit adder for signal <$n0011> created at line 127.    Found 1-bit register for signal <ACLR>.    Found 1-bit register for signal <CE>.    Found 8-bit register for signal <err>.    Found 16-bit register for signal <Qcos>.    Found 16-bit register for signal <Qsin>.    Found 6-bit up counter for signal <sTHETA>.    Found 8-bit up accumulator for signal <Wcos>.    Found 8-bit up accumulator for signal <Wsin>.    Summary:	inferred   1 Counter(s).	inferred   2 Accumulator(s).	inferred  50 D-type flip-flop(s).	inferred   2 Adder/Subtracter(s).	inferred   4 Multiplier(s).Unit <lms> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Found registered multiplier on the signal <_n0007> with 1 register level(s).Found registered multiplier on the signal <_n0008> with 1 register level(s).Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Multipliers                      : 4 8x8-bit multiplier                : 2 8x8-bit registered multiplier     : 2# Adders/Subtractors               : 2 8-bit adder                       : 1 8-bit subtractor                  : 1# Counters                         : 1 6-bit up counter                  : 1# Accumulators                     : 2 8-bit up accumulator              : 2# Registers                        : 4 1-bit register                    : 2 8-bit register                    : 2==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Launcher: "cosfunc.ngo" is up to date.Loading core <cosfunc> for timing and area information for instance <U1>.Optimizing unit <lms> ...Loading device for application Xst from file '2v1000.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block lms, actual ratio is 0.WARNING:Xst:382 - Register BU30 is equivalent to BU15WARNING:Xst:382 - Register BU32 is equivalent to BU17WARNING:Xst:382 - Register BU34 is equivalent to BU19WARNING:Xst:382 - Register BU36 is equivalent to BU21WARNING:Xst:382 - Register BU38 is equivalent to BU23WARNING:Xst:382 - Register BU40 is equivalent to BU25FlipFlop err_7 has been replicated 1 time(s)=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : 2v1000fg256-4  Number of Slices:                      40  out of   5120     0%   Number of Slice Flip Flops:            71  out of  10240     0%   Number of 4 input LUTs:                42  out of  10240     0%   Number of bonded IOBs:                 25  out of    172    14%   Number of BRAMs:                        1  out of     40     2%   Number of MULT18X18s:                   4  out of     40    10%   Number of GCLKs:                        1  out of     16     6%  =========================================================================TIMING REPORTClock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+CLK                                | BUFGP                  | 74    |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4   Minimum period: 10.321ns (Maximum Frequency: 96.892MHz)   Minimum input arrival time before clock: 4.041ns   Maximum output required time after clock: 5.838ns   Maximum combinational path delay: No path found=========================================================================Completed process "Synthesize".

Project Navigator Auto-Make Log File-------------------------------------



Project Navigator Auto-Make Log File-------------------------------------



Project Navigator Auto-Make Log File-------------------------------------

WARNING:HDLParsers:3481 - No primary, secondary unit in the file   F:\FPGA_LMS2\FPGA_LMS/cosfunc.vhd. Ignore this file from project file   pepExtractor.prj.Compiling vhdl file F:/FPGA_LMS2/FPGA_LMS/LMS.vhd in Library work.Entity <lms> (Architecture <behav>) compiled.tdtfi(vhdl) completed successfully.


Project Navigator Auto-Make Log File-------------------------------------



⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?