⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 p2s.rpt

📁 用vhdl代码写的并行转串行的程序,波形图正确,已经在板子上运行过,良好
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Information                                            d:\test\p2s.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/31/2006 09:43:41

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


P2S


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

p2s       EPM7128SLC84-15  6        7        0      75      3           58 %

User Pins:                 6        7        0  



Project Information                                            d:\test\p2s.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                            d:\test\p2s.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

p2s@83                            clk
p2s@45                            enable
p2s@41                            input0
p2s@40                            input1
p2s@39                            input2
p2s@37                            input3
p2s@15                            LCD0
p2s@16                            LCD1
p2s@17                            LCD2
p2s@18                            LCD3
p2s@20                            LCD4
p2s@21                            LCD5
p2s@22                            LCD6


Project Information                                            d:\test\p2s.rpt

** FILE HIERARCHY **



|lpm_add_sub:287|
|lpm_add_sub:287|addcore:adder|
|lpm_add_sub:287|addcore:adder|addcore:adder3|
|lpm_add_sub:287|addcore:adder|addcore:adder2|
|lpm_add_sub:287|addcore:adder|addcore:adder1|
|lpm_add_sub:287|addcore:adder|addcore:adder0|
|lpm_add_sub:287|altshift:result_ext_latency_ffs|
|lpm_add_sub:287|altshift:carry_ext_latency_ffs|
|lpm_add_sub:287|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                   d:\test\p2s.rpt
p2s

***** Logic for device 'p2s' compiled without errors.




Device: EPM7128SLC84-15

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

              R  R  R  R     R  R  R                    R  R  R     R  R  R  
              E  E  E  E     E  E  E                    E  E  E     E  E  E  
              S  S  S  S     S  S  S  V                 S  S  S     S  S  S  
              E  E  E  E     E  E  E  C                 E  E  E  V  E  E  E  
              R  R  R  R     R  R  R  C                 R  R  R  C  R  R  R  
              V  V  V  V  G  V  V  V  I  G  G  G  c  G  V  V  V  C  V  V  V  
              E  E  E  E  N  E  E  E  N  N  N  N  l  N  E  E  E  I  E  E  E  
              D  D  D  D  D  D  D  D  T  D  D  D  k  D  D  D  D  O  D  D  D  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
RESERVED | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | RESERVED 
    #TDI | 14                                                              72 | GND 
    LCD0 | 15                                                              71 | #TDO 
    LCD1 | 16                                                              70 | RESERVED 
    LCD2 | 17                                                              69 | RESERVED 
    LCD3 | 18                                                              68 | RESERVED 
     GND | 19                                                              67 | RESERVED 
    LCD4 | 20                                                              66 | VCCIO 
    LCD5 | 21                                                              65 | RESERVED 
    LCD6 | 22                       EPM7128SLC84-15                        64 | RESERVED 
    #TMS | 23                                                              63 | RESERVED 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | RESERVED 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  i  V  i  i  i  G  V  R  e  R  G  R  R  R  R  R  V  
              E  E  E  E  n  C  n  n  n  N  C  E  n  E  N  E  E  E  E  E  C  
              S  S  S  S  p  C  p  p  p  D  C  S  a  S  D  S  S  S  S  S  C  
              E  E  E  E  u  I  u  u  u     I  E  b  E     E  E  E  E  E  I  
              R  R  R  R  t  O  t  t  t     N  R  l  R     R  R  R  R  R  O  
              V  V  V  V  3     2  1  0     T  V  e  V     V  V  V  V  V     
              E  E  E  E                       E     E     E  E  E  E  E     
              D  D  D  D                       D     D     D  D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                   d:\test\p2s.rpt
p2s

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16    16/16(100%)   0/ 8(  0%)   0/16(  0%)  27/36( 75%) 
B:    LC17 - LC32    15/16( 93%)   8/ 8(100%)   4/16( 25%)  21/36( 58%) 
C:    LC33 - LC48     4/16( 25%)   1/ 8( 12%)   0/16(  0%)  36/36(100%) 
D:    LC49 - LC64     4/16( 25%)   4/ 8( 50%)   0/16(  0%)  36/36(100%) 
E:    LC65 - LC80     4/16( 25%)   1/ 8( 12%)   0/16(  0%)  36/36(100%) 
F:    LC81 - LC96     4/16( 25%)   1/ 8( 12%)   0/16(  0%)  36/36(100%) 
G:   LC97 - LC112    12/16( 75%)   1/ 8( 12%)   0/16(  0%)  36/36(100%) 
H:  LC113 - LC128    16/16(100%)   0/ 8(  0%)   0/16(  0%)  36/36(100%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            16/64     ( 25%)
Total logic cells used:                         75/128    ( 58%)
Total shareable expanders used:                  3/128    (  2%)
Total Turbo logic cells used:                   75/128    ( 58%)
Total shareable expanders not available (n/a):   1/128    (  0%)
Average fan-in:                                  17.64
Total fan-in:                                  1323

Total input pins required:                       6
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     75
Total flipflops required:                       48
Total product terms required:                  225
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           3

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                                   d:\test\p2s.rpt
p2s

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  83      -   -       INPUT  G            0      0   0    0    0    0    0  clk
  45   (67)  (E)      INPUT               0      0   0    0    0    7    8  enable
  41   (49)  (D)      INPUT               0      0   0    0    0    0    1  input0
  40   (51)  (D)      INPUT               0      0   0    0    0    0    1  input1
  39   (53)  (D)      INPUT               0      0   0    0    0    0    1  input2
  37   (56)  (D)      INPUT               0      0   0    0    0    0    1  input3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -