📄 send.rpt
字号:
-- Equation name is 'temp5', location is LC049, type is buried.
temp5 = DFFE( _EQ027 $ _EQ028, clk, VCC, VCC, VCC);
_EQ027 = !A0 & !count10 & !count11 & !count12 & !count13 & !CS & !d_in3 &
!_LC052 & RD & reset & !WR & _X002 & _X003 & _X004 & _X005
# !A0 & !count10 & count13 & !CS & !_LC052 & RD & reset & !temp4 &
!WR & _X002 & _X003 & _X004 & _X005
# !A0 & count10 & !count13 & !CS & !_LC052 & RD & reset & !temp4 &
!WR & _X002 & _X003 & _X004 & _X005;
_X002 = EXP( A0 & !temp5);
_X003 = EXP( CS & !temp5);
_X004 = EXP(!reset & !temp5);
_X005 = EXP(!RD & !temp5);
_EQ028 = !_LC052 & _X002 & _X003 & _X004 & _X005;
_X002 = EXP( A0 & !temp5);
_X003 = EXP( CS & !temp5);
_X004 = EXP(!reset & !temp5);
_X005 = EXP(!RD & !temp5);
-- Node name is ':30' = 'temp6'
-- Equation name is 'temp6', location is LC022, type is buried.
temp6 = DFFE( _EQ029 $ _EQ030, clk, VCC, VCC, VCC);
_EQ029 = !A0 & !count10 & !count11 & !count12 & !count13 & !CS & !d_in2 &
!_LC017 & RD & reset & !WR & _X006 & _X007 & _X008 & _X009
# !A0 & !count10 & count13 & !CS & !_LC017 & RD & reset & !temp5 &
!WR & _X006 & _X007 & _X008 & _X009
# !A0 & count10 & !count13 & !CS & !_LC017 & RD & reset & !temp5 &
!WR & _X006 & _X007 & _X008 & _X009;
_X006 = EXP( A0 & !temp6);
_X007 = EXP( CS & !temp6);
_X008 = EXP(!reset & !temp6);
_X009 = EXP(!RD & !temp6);
_EQ030 = !_LC017 & _X006 & _X007 & _X008 & _X009;
_X006 = EXP( A0 & !temp6);
_X007 = EXP( CS & !temp6);
_X008 = EXP(!reset & !temp6);
_X009 = EXP(!RD & !temp6);
-- Node name is ':29' = 'temp7'
-- Equation name is 'temp7', location is LC048, type is buried.
temp7 = DFFE( _EQ031 $ _EQ032, clk, VCC, VCC, VCC);
_EQ031 = !A0 & !count10 & !count11 & !count12 & !count13 & !CS & !d_in1 &
!_LC044 & RD & reset & !WR & _X010 & _X011 & _X012 & _X013
# !A0 & !count10 & count13 & !CS & !_LC044 & RD & reset & !temp6 &
!WR & _X010 & _X011 & _X012 & _X013
# !A0 & count10 & !count13 & !CS & !_LC044 & RD & reset & !temp6 &
!WR & _X010 & _X011 & _X012 & _X013;
_X010 = EXP( A0 & !temp7);
_X011 = EXP( CS & !temp7);
_X012 = EXP(!reset & !temp7);
_X013 = EXP(!RD & !temp7);
_EQ032 = !_LC044 & _X010 & _X011 & _X012 & _X013;
_X010 = EXP( A0 & !temp7);
_X011 = EXP( CS & !temp7);
_X012 = EXP(!reset & !temp7);
_X013 = EXP(!RD & !temp7);
-- Node name is ':28' = 'temp8'
-- Equation name is 'temp8', location is LC045, type is buried.
temp8 = DFFE( _EQ033 $ _EQ034, clk, VCC, VCC, VCC);
_EQ033 = !A0 & !count10 & !count11 & !count12 & !count13 & !CS & !d_in0 &
!_LC047 & RD & reset & !WR & _X014 & _X015 & _X016 & _X017
# !A0 & !count10 & count13 & !CS & !_LC047 & RD & reset & !temp7 &
!WR & _X014 & _X015 & _X016 & _X017
# !A0 & count10 & !count13 & !CS & !_LC047 & RD & reset & !temp7 &
!WR & _X014 & _X015 & _X016 & _X017;
_X014 = EXP( A0 & !temp8);
_X015 = EXP( CS & !temp8);
_X016 = EXP(!reset & !temp8);
_X017 = EXP(!RD & !temp8);
_EQ034 = !_LC047 & _X014 & _X015 & _X016 & _X017;
_X014 = EXP( A0 & !temp8);
_X015 = EXP( CS & !temp8);
_X016 = EXP(!reset & !temp8);
_X017 = EXP(!RD & !temp8);
-- Node name is '|LPM_ADD_SUB:381|addcore:adder|addcore:adder0|result_node1' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC039', type is buried
_LC039 = LCELL( count11 $ count10);
-- Node name is '|LPM_ADD_SUB:381|addcore:adder|addcore:adder0|result_node3' from file "addcore.tdf" line 164, column 16
-- Equation name is '_LC062', type is buried
_LC062 = LCELL( count13 $ _EQ035);
_EQ035 = count10 & count11 & count12;
-- Node name is '~1203~1'
-- Equation name is '~1203~1', location is LC047, type is buried.
-- synthesized logic cell
_LC047 = LCELL( _EQ036 $ GND);
_EQ036 = count10 & !count11 & !count12 & count13 & !temp8
# !A0 & count12 & !CS & RD & reset & !temp7 & !WR
# !A0 & count11 & !CS & RD & reset & !temp7 & !WR
# count13 & !temp7 & !temp8
# !temp8 & WR;
-- Node name is '~1209~1'
-- Equation name is '~1209~1', location is LC044, type is buried.
-- synthesized logic cell
_LC044 = LCELL( _EQ037 $ GND);
_EQ037 = !A0 & count12 & !CS & RD & reset & !temp6 & !WR
# !A0 & count11 & !CS & RD & reset & !temp6 & !WR
# count10 & !count11 & !count12 & count13 & !temp7
# count13 & !temp6 & !temp7
# !temp7 & WR;
-- Node name is '~1215~1'
-- Equation name is '~1215~1', location is LC017, type is buried.
-- synthesized logic cell
_LC017 = LCELL( _EQ038 $ GND);
_EQ038 = !A0 & count12 & !CS & RD & reset & !temp5 & !WR
# !A0 & count11 & !CS & RD & reset & !temp5 & !WR
# count10 & !count11 & !count12 & count13 & !temp6
# count13 & !temp5 & !temp6
# !temp6 & WR;
-- Node name is '~1221~1'
-- Equation name is '~1221~1', location is LC052, type is buried.
-- synthesized logic cell
_LC052 = LCELL( _EQ039 $ GND);
_EQ039 = !A0 & count12 & !CS & RD & reset & !temp4 & !WR
# !A0 & count11 & !CS & RD & reset & !temp4 & !WR
# count10 & !count11 & !count12 & count13 & !temp5
# count13 & !temp4 & !temp5
# !temp5 & WR;
-- Node name is '~1227~1'
-- Equation name is '~1227~1', location is LC053, type is buried.
-- synthesized logic cell
_LC053 = LCELL( _EQ040 $ GND);
_EQ040 = !A0 & count12 & !CS & RD & reset & !temp3 & !WR
# !A0 & count11 & !CS & RD & reset & !temp3 & !WR
# count10 & !count11 & !count12 & count13 & !temp4
# count13 & !temp3 & !temp4
# !temp4 & WR;
-- Node name is '~1227~2'
-- Equation name is '~1227~2', location is LC055, type is buried.
-- synthesized logic cell
_LC055 = LCELL( _EQ041 $ GND);
_EQ041 = A0 & !temp4
# CS & !temp4
# !reset & !temp4
# !RD & !temp4;
-- Node name is '~1233~1'
-- Equation name is '~1233~1', location is LC056, type is buried.
-- synthesized logic cell
_LC056 = LCELL( _EQ042 $ GND);
_EQ042 = !A0 & count12 & !CS & RD & reset & !temp2 & !WR
# !A0 & count11 & !CS & RD & reset & !temp2 & !WR
# count10 & !count11 & !count12 & count13 & !temp3
# count13 & !temp2 & !temp3
# !temp3 & WR;
-- Node name is '~1233~2'
-- Equation name is '~1233~2', location is LC057, type is buried.
-- synthesized logic cell
_LC057 = LCELL( _EQ043 $ GND);
_EQ043 = A0 & !temp3
# CS & !temp3
# !reset & !temp3
# !RD & !temp3;
-- Node name is '~1239~1'
-- Equation name is '~1239~1', location is LC058, type is buried.
-- synthesized logic cell
_LC058 = LCELL( _EQ044 $ GND);
_EQ044 = !A0 & count12 & !CS & RD & reset & !temp1 & !WR
# !A0 & count11 & !CS & RD & reset & !temp1 & !WR
# count10 & !count11 & !count12 & count13 & !temp2
# count13 & !temp1 & !temp2
# !temp2 & WR;
-- Node name is '~1239~2'
-- Equation name is '~1239~2', location is LC059, type is buried.
-- synthesized logic cell
_LC059 = LCELL( _EQ045 $ GND);
_EQ045 = A0 & !temp2
# CS & !temp2
# !reset & !temp2
# !RD & !temp2;
-- Node name is '~1245~1'
-- Equation name is '~1245~1', location is LC060, type is buried.
-- synthesized logic cell
_LC060 = LCELL( _EQ046 $ GND);
_EQ046 = !A0 & count12 & !CS & RD & reset & !temp0 & !WR
# !A0 & count11 & !CS & RD & reset & !temp0 & !WR
# count10 & !count11 & !count12 & count13 & !temp1
# count13 & !temp0 & !temp1
# !temp1 & WR;
-- Node name is '~1245~2'
-- Equation name is '~1245~2', location is LC050, type is buried.
-- synthesized logic cell
_LC050 = LCELL( _EQ047 $ GND);
_EQ047 = A0 & !temp1
# CS & !temp1
# !reset & !temp1
# !RD & !temp1;
-- Shareable expanders that are duplicated in multiple LABs:
-- _X001 occurs in LABs B, C
Project Information d:\zong\send.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Standard
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'MAX7000' family
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
PARALLEL_EXPANDERS = off
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SOFT_BUFFER_INSERTION = on
SUBFACTOR_EXTRACTION = on
TURBO_BIT = on
XOR_SYNTHESIS = on
IGNORE_SOFT_BUFFERS = off
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
One-Hot State Machine Encoding = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:01
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:00
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 6,125K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -