⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 eve.rpt

📁 本程序是用VHDL语言实现异步通信控制器
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information     c:\documents and settings\focuson\desktop\zong\eve.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 09/06/2005 19:10:00

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


EVE


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

eve       EPM7064LC44-7    14       1        0      35      13          54 %

User Pins:                 14       1        0  



Project Information     c:\documents and settings\focuson\desktop\zong\eve.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'TXC' chosen for auto global Clock


Project Information     c:\documents and settings\focuson\desktop\zong\eve.rpt

** FILE HIERARCHY **



|lpm_add_sub:111|
|lpm_add_sub:111|addcore:adder|
|lpm_add_sub:111|addcore:adder|addcore:adder0|
|lpm_add_sub:111|altshift:result_ext_latency_ffs|
|lpm_add_sub:111|altshift:carry_ext_latency_ffs|
|lpm_add_sub:111|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:344|
|lpm_add_sub:344|addcore:adder|
|lpm_add_sub:344|addcore:adder|addcore:adder0|
|lpm_add_sub:344|altshift:result_ext_latency_ffs|
|lpm_add_sub:344|altshift:carry_ext_latency_ffs|
|lpm_add_sub:344|altshift:oflow_ext_latency_ffs|


Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

***** Logic for device 'eve' compiled without errors.




Device: EPM7064LC44-7

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                         R  R  
                                         E  E  
                                         S  S  
                                         E  E  
                                         R  R  
                       V  G  G  G  T  G  V  V  
              D  D  D  C  N  N  N  X  N  E  E  
              5  4  3  C  D  D  D  C  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      CS |  7                                39 | RESERVED 
      WR |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
   reset | 11                                35 | VCC 
      A0 | 12         EPM7064LC44-7          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
      RD | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
      D6 | 17                                29 | TXD 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              D  D  D  D  G  V  R  R  R  R  R  
              0  1  7  2  N  C  E  E  E  E  E  
                          D  C  S  S  S  S  S  
                                E  E  E  E  E  
                                R  R  R  R  R  
                                V  V  V  V  V  
                                E  E  E  E  E  
                                D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/ 8( 87%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     6/16( 37%)   6/ 8( 75%)   1/16(  6%)  10/36( 27%) 
C:    LC33 - LC48    16/16(100%)   1/ 8( 12%)  14/16( 87%)  29/36( 80%) 
D:    LC49 - LC64    13/16( 81%)   0/ 8(  0%)  16/16(100%)  25/36( 69%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            14/32     ( 43%)
Total logic cells used:                         35/64     ( 54%)
Total shareable expanders used:                 13/64     ( 20%)
Total Turbo logic cells used:                   35/64     ( 54%)
Total shareable expanders not available (n/a):  18/64     ( 28%)
Average fan-in:                                  10.20
Total fan-in:                                   357

Total input pins required:                      14
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                     35
Total flipflops required:                       20
Total product terms required:                  151
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          13

Synthesized logic cells:                        13/  64   ( 20%)



Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  12    (1)  (A)      INPUT               0      0   0    0    0    1   32  A0
   7    (8)  (A)      INPUT               0      0   0    0    0    1   32  CS
  18   (21)  (B)      INPUT               0      0   0    0    0    0    1  D0
  19   (20)  (B)      INPUT               0      0   0    0    0    0    1  D1
  21   (17)  (B)      INPUT               0      0   0    0    0    0    1  D2
   4   (16)  (A)      INPUT               0      0   0    0    0    0    1  D3
   5   (14)  (A)      INPUT               0      0   0    0    0    0    1  D4
   6   (11)  (A)      INPUT               0      0   0    0    0    0    1  D5
  17   (24)  (B)      INPUT               0      0   0    0    0    0    1  D6
  20   (19)  (B)      INPUT               0      0   0    0    0    0    1  D7
  14   (30)  (B)      INPUT               0      0   0    0    0    1   27  RD
  11    (3)  (A)      INPUT               0      0   0    0    0    1   32  reset
  43      -   -       INPUT  G            0      0   0    0    0    0    0  TXC
   8    (5)  (A)      INPUT               0      0   0    0    0    1   32  WR


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  29     41    C         FF      t        2      1   1    5    6    0    0  TXD (:27)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -     54    D       SOFT      t        0      0   0    0    2    0    1  |LPM_ADD_SUB:344|addcore:adder|addcore:adder0|result_node1
   -     58    D       SOFT      t        0      0   0    0    4    0    1  |LPM_ADD_SUB:344|addcore:adder|addcore:adder0|result_node3
   -     27    B       TFFE   +  t        0      0   0    5    5    0    5  count24 (:17)
 (17)    24    B       TFFE   +  t        0      0   0    5    3    0    5  count23 (:18)
 (19)    20    B       TFFE   +  t        0      0   0    5    5    0    6  count22 (:19)
   -     23    B       TFFE   +  t        0      0   0    5    5    0    6  count21 (:20)
   -     22    B       TFFE   +  t        1      0   1    5    5    0    6  count20 (:21)
 (21)    17    B       TFFE   +  t        0      0   0    5    5    1   13  clk (:22)
 (24)    33    C       DFFE      t        1      1   0    5    6    1   20  count13 (:23)
   -     34    C       TFFE      t        1      1   0    5    3    1   20  count12 (:24)
 (25)    35    C       DFFE      t        1      1   0    5    6    1   22  count11 (:25)
 (26)    36    C       TFFE      t        1      1   0    5    1    1   22  count10 (:26)
 (31)    46    C       DFFE      t        5      0   1    6    8    1    2  temp8 (:28)
 (33)    49    D       DFFE      t        5      0   1    6    8    0    4  temp7 (:29)
   -     59    D       DFFE      t        5      0   1    6    8    0    4  temp6 (:30)
   -     60    D       DFFE      t        1      0   1    6    8    0    4  temp5 (:31)
 (36)    52    D       DFFE      t        1      0   1    6    8    0    4  temp4 (:32)
 (27)    37    C       DFFE      t        1      0   1    6    8    0    4  temp3 (:33)
   -     47    C       DFFE      t        1      0   1    6    8    0    4  temp2 (:34)
   -     45    C       DFFE      t        1      0   1    6    8    0    4  temp1 (:35)
   -     44    C       TFFE      t        0      0   0    5    6    0    3  temp0 (:36)
   -     38    C       SOFT    s t        1      0   1    5    6    0    1  ~990~1
 (40)    62    D       SOFT    s t        1      0   1    5    6    0    1  ~996~1
   -     50    D       SOFT    s t        1      0   1    5    6    0    1  ~1002~1
 (34)    51    D       SOFT    s t        1      0   1    5    6    0    1  ~1008~1
 (37)    53    D       SOFT    s t        0      0   0    4    1    0    1  ~1008~2
   -     55    D       SOFT    s t        1      0   1    5    6    0    1  ~1014~1
 (38)    56    D       SOFT    s t        0      0   0    4    1    0    1  ~1014~2
   -     39    C       SOFT    s t        1      0   1    5    6    0    1  ~1020~1
 (39)    57    D       SOFT    s t        0      0   0    4    1    0    1  ~1020~2
 (28)    40    C       SOFT    s t        1      0   1    5    6    0    1  ~1026~1
   -     42    C       SOFT    s t        0      0   0    4    1    0    1  ~1026~2
   -     43    C       SOFT    s t        1      0   1    5    6    0    1  ~1032~1
 (32)    48    C       SOFT    s t        0      0   0    4    1    0    1  ~1032~2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:c:\documents and settings\focuson\desktop\zong\eve.rpt
eve

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                     Logic cells placed in LAB 'B'
        +----------- LC27 count24
        | +--------- LC24 count23
        | | +------- LC20 count22
        | | | +----- LC23 count21
        | | | | +--- LC22 count20
        | | | | | +- LC17 clk
        | | | | | | 
        | | | | | |   Other LABs fed by signals
        | | | | | |   that feed LAB 'B'
LC      | | | | | | | A B C D |     Logic cells that feed LAB 'B':
LC27 -> * - * * * * | - * - - | <-- count24
LC24 -> * * * * * * | - * - - | <-- count23

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -