⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 reg.rpt

📁 本程序是用VHDL语言实现异步通信控制器
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                                            d:\zong\reg.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 09/07/2005 10:32:42

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


REG


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

reg       EPM7032LC44-6    13       9        0      12      0           37 %

User Pins:                 13       9        0  



Project Information                                            d:\zong\reg.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Primitive 'status7' is stuck at GND
Warning: Primitive 'status6' is stuck at GND
Warning: Primitive 'status5' is stuck at GND
Warning: Ignored unnecessary INPUT pin 'din7'
Warning: Ignored unnecessary INPUT pin 'din6'
Warning: Ignored unnecessary INPUT pin 'din5'
Warning: Ignored unnecessary INPUT pin 'din4'
Warning: Ignored unnecessary INPUT pin 'din3'


Device-Specific Information:                                   d:\zong\reg.rpt
reg

***** Logic for device 'reg' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                         s  s  
                                         t  t  
                                         a  a  
                                         t  t  
                 T     V  G  G  G  G  G  u  u  
              W  B  A  C  N  N  N  N  N  s  s  
              R  E  0  C  D  D  D  D  D  5  6  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
   reset |  7                                39 | status7 
      RD |  8                                38 | RESERVED 
     RBF |  9                                37 | RESERVED 
     GND | 10                                36 | status4 
      PE | 11                                35 | VCC 
OVERFLOW | 12         EPM7032LC44-6          34 | status3 
    din0 | 13                                33 | IRQ 
      FE | 14                                32 | status2 
     VCC | 15                                31 | status0 
    din2 | 16                                30 | GND 
    din1 | 17                                29 | status1 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              C  R  R  R  G  V  R  R  R  R  R  
              S  E  E  E  N  C  E  E  E  E  E  
                 S  S  S  D  C  S  S  S  S  S  
                 E  E  E        E  E  E  E  E  
                 R  R  R        R  R  R  R  R  
                 V  V  V        V  V  V  V  V  
                 E  E  E        E  E  E  E  E  
                 D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                                   d:\zong\reg.rpt
reg

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  13/16( 81%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    12/16( 75%)   9/16( 56%)   0/16(  0%)  16/36( 44%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            22/32     ( 68%)
Total logic cells used:                         12/32     ( 37%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   12/32     ( 37%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.16
Total fan-in:                                    50

Total input pins required:                      13
Total output pins required:                      9
Total bidirectional pins required:               0
Total logic cells required:                     12
Total flipflops required:                        3
Total product terms required:                   24
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                   d:\zong\reg.rpt
reg

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    5    3  A0
  18   (13)  (A)      INPUT               0      0   0    0    0    5    3  CS
  13    (9)  (A)      INPUT               0      0   0    0    0    0    1  din0
  17   (12)  (A)      INPUT               0      0   0    0    0    0    1  din1
  16   (11)  (A)      INPUT               0      0   0    0    0    0    1  din2
  14   (10)  (A)      INPUT               0      0   0    0    0    1    0  FE
  12    (8)  (A)      INPUT               0      0   0    0    0    2    0  OVERFLOW
  11    (7)  (A)      INPUT               0      0   0    0    0    2    0  PE
   9    (6)  (A)      INPUT               0      0   0    0    0    2    0  RBF
   8    (5)  (A)      INPUT               0      0   0    0    0    5    3  RD
   7    (4)  (A)      INPUT               0      0   0    0    0    0    3  reset
   5    (2)  (A)      INPUT               0      0   0    0    0    2    0  TBE
   6    (3)  (A)      INPUT               0      0   0    0    0    5    3  WR


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                   d:\zong\reg.rpt
reg

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  33     24    B     OUTPUT      t        0      0   0    4    3    0    0  IRQ
  31     26    B     OUTPUT      t        0      0   0    5    0    0    0  status0
  29     27    B     OUTPUT      t        0      0   0    5    0    0    0  status1
  32     25    B     OUTPUT      t        0      0   0    5    0    0    0  status2
  34     23    B     OUTPUT      t        0      0   0    5    0    0    0  status3
  36     22    B     OUTPUT      t        0      0   0    5    0    0    0  status4
  41     17    B     OUTPUT      t        0      0   0    0    0    0    0  status5
  40     18    B     OUTPUT      t        0      0   0    0    0    0    0  status6
  39     19    B     OUTPUT      t        0      0   0    0    0    0    0  status7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                   d:\zong\reg.rpt
reg

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (38)    20    B       DFFE      t        0      0   0    6    0    1    0  ERXE (:28)
 (37)    21    B       DFFE      t        0      0   0    6    0    1    0  ETBE (:29)
 (27)    29    B       DFFE      t        0      0   0    6    0    1    0  ERBF (:30)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -