step_a.tan.rpt
来自「步进的控制电机控制 c++环境下开发」· RPT 代码 · 共 226 行 · 第 1/5 页
RPT
226 行
Timing Analyzer report for step_a
Sat Apr 23 11:37:17 2005
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Settings
3. Timing Analyzer Summary
4. Clock Settings Summary
5. Clock Setup: 'F1HZ'
6. Clock Setup: 'D_STP'
7. Clock Setup: 'clk0'
8. Clock Setup: 'altera_internal_jtag~TCKUTAP'
9. Clock Setup: 'clk5'
10. Clock Setup: 'CNTT'
11. tsu
12. tco
13. tpd
14. th
15. Minimum tco
16. Minimum tpd
17. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?