📄 10k208.acf
字号:
--
-- Copyright (C) 1988-2000 Altera Corporation
-- Any megafunction design, and related net list (encrypted or decrypted),
-- support information, device programming or simulation file, and any other
-- associated documentation or information provided by Altera or a partner
-- under Altera's Megafunction Partnership Program may be used only to
-- program PLD devices (but not masked PLD devices) from Altera. Any other
-- use of such megafunction design, net list, support information, device
-- programming or simulation file, or any other related documentation or
-- information is prohibited for any other purpose, including, but not
-- limited to modification, reverse engineering, de-compiling, or use with
-- any other silicon devices, unless such use is explicitly licensed under
-- a separate agreement with Altera or a megafunction partner. Title to
-- the intellectual property, including patents, copyrights, trademarks,
-- trade secrets, or maskworks, embodied in any such megafunction design,
-- net list, support information, device programming or simulation file, or
-- any other related documentation or information provided by Altera or a
-- megafunction partner, remains with Altera, the megafunction partner, or
-- their respective licensors. No other licenses, including any licenses
-- needed under any third party's intellectual property, are provided herein.
--
CHIP 10k208
BEGIN
|SM_CLK : INPUT_PIN = 184;
|208D : OUTPUT_PIN = 56;
|208C : OUTPUT_PIN = 58;
|208B : OUTPUT_PIN = 57;
|TM_WR/ : INPUT_PIN = 54;
|rclk : OUTPUT_PIN = 205;
|TMA16 : OUTPUT_PIN = 203;
|TMA14 : OUTPUT_PIN = 202;
|TMA12 : OUTPUT_PIN = 200;
|TMA7 : OUTPUT_PIN = 199;
|TMA6 : OUTPUT_PIN = 198;
|TMD0 : OUTPUT_PIN = 197;
|TMD1 : OUTPUT_PIN = 196;
|TMD2 : OUTPUT_PIN = 195;
|TMA0 : OUTPUT_PIN = 193;
|TMA1 : OUTPUT_PIN = 192;
|TMA2 : OUTPUT_PIN = 191;
|TMA3 : OUTPUT_PIN = 190;
|TMA4 : OUTPUT_PIN = 189;
|TMA5 : OUTPUT_PIN = 187;
|SRC_CLK : INPUT_PIN = 183;
|NVSRAM_WRITE_OE : INPUT_PIN = 182;
|TMA15 : OUTPUT_PIN = 179;
|TM_WE/ : OUTPUT_PIN = 177;
|TMA13 : OUTPUT_PIN = 176;
|TMA8 : OUTPUT_PIN = 175;
|TMA9 : OUTPUT_PIN = 174;
|TM_OE/ : OUTPUT_PIN = 172;
|TMA11 : OUTPUT_PIN = 173;
|TMA10 : OUTPUT_PIN = 170;
|TMD7 : OUTPUT_PIN = 169;
|TMD6 : OUTPUT_PIN = 168;
|TMD5 : OUTPUT_PIN = 167;
|TMD4 : OUTPUT_PIN = 166;
|TMD3 : OUTPUT_PIN = 164;
|DATA_IN6 : INPUT_PIN = 163;
|DATA_IN7 : INPUT_PIN = 162;
|RAMB_ADDR0 : OUTPUT_PIN = 157;
|DATA_IN5 : INPUT_PIN = 150;
|DATA_IN4 : INPUT_PIN = 149;
|DATA_IN3 : INPUT_PIN = 148;
|DATA_IN2 : INPUT_PIN = 147;
|DATA_IN1 : INPUT_PIN = 144;
|DATA_IN0 : INPUT_PIN = 143;
|RAMB_ADDR5 : OUTPUT_PIN = 142;
|RAMB_ADDR6 : OUTPUT_PIN = 141;
|RAMB_WR : OUTPUT_PIN = 140;
|RAMB_ADDR7 : OUTPUT_PIN = 139;
|RAMB_ADDR4 : OUTPUT_PIN = 136;
|RAMB_ADDR3 : OUTPUT_PIN = 134;
|RAMB_ADDR2 : OUTPUT_PIN = 132;
|RAMB_ADDR1 : OUTPUT_PIN = 128;
|RAMB_ADDR8 : OUTPUT_PIN = 135;
|RAMB_ADDR9 : OUTPUT_PIN = 133;
|RAMB_ADDR10 : OUTPUT_PIN = 131;
|RAMB_ADDR11 : OUTPUT_PIN = 127;
|RAMB_OE : OUTPUT_PIN = 126;
|RAMB_ADDR12 : OUTPUT_PIN = 125;
|RAMB_ADDR13 : OUTPUT_PIN = 122;
|RAMB_ADDR14 : OUTPUT_PIN = 120;
|RAMB_DATA7 : BIDIR_PIN = 121;
|RAMB_DATA6 : BIDIR_PIN = 119;
|RAMB_DATA0 : BIDIR_PIN = 116;
|RAMB_DATA5 : BIDIR_PIN = 115;
|RAMB_DATA1 : BIDIR_PIN = 114;
|RAMB_DATA4 : BIDIR_PIN = 113;
|RAMB_DATA2 : BIDIR_PIN = 112;
|RAMB_DATA3 : BIDIR_PIN = 111;
|RAMA_ADDR6 : OUTPUT_PIN = 103;
|RAMA_ADDR5 : OUTPUT_PIN = 104;
|RAMA_WR : OUTPUT_PIN = 102;
|RAMA_ADDR4 : OUTPUT_PIN = 100;
|RAMA_ADDR3 : OUTPUT_PIN = 97;
|RAMA_ADDR2 : OUTPUT_PIN = 95;
|RAMA_ADDR1 : OUTPUT_PIN = 93;
|RAMA_ADDR7 : OUTPUT_PIN = 101;
|RAMA_ADDR8 : OUTPUT_PIN = 99;
|RAMA_ADDR9 : OUTPUT_PIN = 96;
|RAMA_ADDR11 : OUTPUT_PIN = 92;
|RAMA_OE : OUTPUT_PIN = 90;
|RAMA_ADDR0 : OUTPUT_PIN = 88;
|RAMA_ADDR12 : OUTPUT_PIN = 89;
|RAMA_ADDR13 : OUTPUT_PIN = 87;
|RAMA_ADDR14 : OUTPUT_PIN = 85;
|RAMA_ADDR10 : OUTPUT_PIN = 94;
|RAMA_DATA7 : BIDIR_PIN = 86;
|RAMA_DATA6 : BIDIR_PIN = 83;
|BPCLK : INPUT_PIN = 79;
|WRFULL : INPUT_PIN = 78;
|RAMA_DATA0 : BIDIR_PIN = 75;
|RAMA_DATA5 : BIDIR_PIN = 74;
|RAMA_DATA1 : BIDIR_PIN = 73;
|RAMA_DATA4 : BIDIR_PIN = 71;
|RAMA_DATA2 : BIDIR_PIN = 70;
|RAMA_DATA3 : BIDIR_PIN = 69;
|VALID : OUTPUT_PIN = 55;
|WR_ADDR16 : INPUT_PIN = 53;
|WR_ADDR15 : INPUT_PIN = 46;
|WR_ADDR14 : INPUT_PIN = 45;
|WR_ADDR13 : INPUT_PIN = 44;
|WR_ADDR12 : INPUT_PIN = 41;
|WR_ADDR11 : INPUT_PIN = 40;
|WR_ADDR10 : INPUT_PIN = 39;
|WR_ADDR9 : INPUT_PIN = 38;
|WR_ADDR8 : INPUT_PIN = 37;
|WR_ADDR7 : INPUT_PIN = 36;
|WR_ADDR6 : INPUT_PIN = 31;
|WR_ADDR5 : INPUT_PIN = 30;
|WR_ADDR4 : INPUT_PIN = 29;
|WR_ADDR3 : INPUT_PIN = 28;
|WR_ADDR2 : INPUT_PIN = 27;
|WR_ADDR1 : INPUT_PIN = 26;
|WR_ADDR0 : INPUT_PIN = 25;
|TRANS_DATA7 : BIDIR_PIN = 17;
|TRANS_DATA6 : BIDIR_PIN = 15;
|TRANS_DATA5 : BIDIR_PIN = 14;
|TRANS_DATA4 : BIDIR_PIN = 13;
|TRANS_DATA3 : BIDIR_PIN = 12;
|TRANS_DATA2 : BIDIR_PIN = 11;
|TRANS_DATA1 : BIDIR_PIN = 9;
|TRANS_DATA0 : BIDIR_PIN = 8;
|SH : INPUT_PIN = 7;
DEVICE = EPF10K20RC208-4;
END;
DEFAULT_DEVICES
BEGIN
AUTO_DEVICE = EPF10K70RC240-2;
AUTO_DEVICE = EPF10K50BC356-3;
AUTO_DEVICE = EPF10K50RC240-3;
AUTO_DEVICE = EPF10K40RC240-3;
AUTO_DEVICE = EPF10K40RC208-3;
AUTO_DEVICE = EPF10K30BC356-3;
AUTO_DEVICE = EPF10K30RC240-3;
AUTO_DEVICE = EPF10K30RC208-3;
AUTO_DEVICE = EPF10K20RC240-3;
AUTO_DEVICE = EPF10K20RC208-3;
AUTO_DEVICE = EPF10K20TC144-3;
AUTO_DEVICE = EPF10K10QC208-3;
AUTO_DEVICE = EPF10K10TC144-3;
AUTO_DEVICE = EPF10K10LC84-3;
ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;
TIMING_POINT
BEGIN
DEVICE_FOR_TIMING_SYNTHESIS = EPF10K20RC208-4;
MAINTAIN_STABLE_SYNTHESIS = OFF;
CUT_ALL_BIDIR = ON;
CUT_ALL_CLEAR_PRESET = ON;
END;
IGNORED_ASSIGNMENTS
BEGIN
FIT_IGNORE_TIMING = ON;
IGNORE_CLIQUE_ASSIGNMENTS = OFF;
IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
IGNORE_TIMING_ASSIGNMENTS = OFF;
IGNORE_CHIP_ASSIGNMENTS = OFF;
IGNORE_PIN_ASSIGNMENTS = OFF;
IGNORE_LC_ASSIGNMENTS = OFF;
IGNORE_DEVICE_ASSIGNMENTS = OFF;
IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
END;
GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
MAX7000B_ENABLE_VREFB = OFF;
MAX7000B_ENABLE_VREFA = OFF;
MAX7000B_VCCIO_IOBANK2 = 3.3V;
MAX7000B_VCCIO_IOBANK1 = 3.3V;
CONFIG_EPROM_PULLUP_RESISTOR = ON;
CONFIG_EPROM_USER_CODE = FFFFFFFF;
FLEX_CONFIGURATION_EPROM = AUTO;
MAX7000AE_ENABLE_JTAG = ON;
MAX7000AE_USER_CODE = FFFFFFFF;
RESERVED_LCELLS_PERCENT = 0;
RESERVED_PINS_PERCENT = 0;
SECURITY_BIT = OFF;
USER_CLOCK = OFF;
AUTO_RESTART = OFF;
RELEASE_CLEARS = OFF;
ENABLE_DCLK_OUTPUT = OFF;
DISABLE_TIME_OUT = OFF;
CONFIG_SCHEME = ACTIVE_SERIAL;
FLEX8000_ENABLE_JTAG = OFF;
DATA0 = RESERVED_TRI_STATED;
DATA1_TO_DATA7 = UNRESERVED;
nWS_nRS_nCS_CS = UNRESERVED;
RDYnBUSY = UNRESERVED;
RDCLK = UNRESERVED;
SDOUT = RESERVED_DRIVES_OUT;
ADD0_TO_ADD12 = UNRESERVED;
ADD13 = UNRESERVED;
ADD14 = UNRESERVED;
ADD15 = UNRESERVED;
ADD16 = UNRESERVED;
ADD17 = UNRESERVED;
CLKUSR = UNRESERVED;
nCEO = UNRESERVED;
ENABLE_CHIP_WIDE_RESET = OFF;
ENABLE_CHIP_WIDE_OE = OFF;
ENABLE_INIT_DONE_OUTPUT = OFF;
FLEX10K_JTAG_USER_CODE = 7F;
CONFIG_SCHEME_10K = PASSIVE_SERIAL;
MAX7000S_USER_CODE = FFFF;
FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
MAX7000S_ENABLE_JTAG = ON;
MULTIVOLT_IO = OFF;
CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
FLEX6000_ENABLE_JTAG = OFF;
FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
END;
GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
DEVICE_FAMILY = FLEX10K;
OPTIMIZE_FOR_SPEED = 5;
MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF;
AUTO_GLOBAL_CLOCK = ON;
AUTO_GLOBAL_CLEAR = ON;
AUTO_GLOBAL_PRESET = ON;
AUTO_GLOBAL_OE = ON;
AUTO_FAST_IO = OFF;
STYLE = NORMAL;
AUTO_REGISTER_PACKING = OFF;
ONE_HOT_STATE_MACHINE_ENCODING = OFF;
AUTO_OPEN_DRAIN_PINS = ON;
AUTO_IMPLEMENT_IN_EAB = OFF;
MULTI_LEVEL_SYNTHESIS_MAX9000 = ON;
END;
COMPILER_PROCESSING_CONFIGURATION
BEGIN
DESIGN_DOCTOR = OFF;
DESIGN_DOCTOR_RULES = EPLD;
FUNCTIONAL_SNF_EXTRACTOR = OFF;
TIMING_SNF_EXTRACTOR = ON;
OPTIMIZE_TIMING_SNF = OFF;
LINKED_SNF_EXTRACTOR = OFF;
RPT_FILE_EQUATIONS = ON;
RPT_FILE_HIERARCHY = ON;
RPT_FILE_LCELL_INTERCONNECT = ON;
RPT_FILE_USER_ASSIGNMENTS = ON;
GENERATE_AHDL_TDO_FILE = OFF;
SMART_RECOMPILE = OFF;
FITTER_SETTINGS = NORMAL;
PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
END;
COMPILER_INTERFACES_CONFIGURATION
BEGIN
NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
EDIF_BUS_DELIMITERS = [];
EDIF_FLATTEN_BUS = OFF;
EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
EDIF_OUTPUT_USE_EDC = OFF;
EDIF_INPUT_USE_LMF2 = OFF;
EDIF_INPUT_USE_LMF1 = OFF;
EDIF_OUTPUT_GND = GND;
EDIF_OUTPUT_VCC = VCC;
EDIF_INPUT_GND = GND;
EDIF_INPUT_VCC = VCC;
EDIF_OUTPUT_EDC_FILE = *.edc;
EDIF_INPUT_LMF2 = *.lmf;
EDIF_INPUT_LMF1 = *.lmf;
VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
VHDL_FLATTEN_BUS = OFF;
VERILOG_FLATTEN_BUS = OFF;
EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_NETLIST_WRITER = OFF;
EDIF_OUTPUT_VERSION = 200;
XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
XNF_GENERATE_AHDL_TDX_FILE = ON;
VERILOG_NETLIST_WRITER = OFF;
VHDL_NETLIST_WRITER = OFF;
USE_SYNOPSYS_SYNTHESIS = OFF;
SYNOPSYS_COMPILER = DESIGN;
SYNOPSYS_DESIGNWARE = OFF;
SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
SYNOPSYS_MAPPING_EFFORT = MEDIUM;
VHDL_READER_VERSION = VHDL93;
VHDL_WRITER_VERSION = VHDL93;
END;
CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
RIPPLE_CLOCKS = ON;
GATED_CLOCKS = ON;
MULTI_LEVEL_CLOCKS = ON;
MULTI_CLOCK_NETWORKS = ON;
STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
PRESET_CLEAR_NETWORKS = ON;
ASYNCHRONOUS_INPUTS = ON;
DELAY_CHAINS = ON;
RACE_CONDITIONS = ON;
EXPANDER_NETWORKS = ON;
MASTER_RESET = OFF;
END;
SIMULATOR_CONFIGURATION
BEGIN
BIDIR_PIN = STRONG;
END_TIME = 100.0us;
USE_DEVICE = OFF;
SETUP_HOLD = OFF;
CHECK_OUTPUTS = OFF;
OSCILLATION = OFF;
OSCILLATION_TIME = 0.0ns;
GLITCH = OFF;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -