📄 nvsram.rpt
字号:
Project Information e:\hanpj\pld\dma\10k208\nvsram.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/21/2003 15:19:39
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
Untitled
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
nvsram EPF10K10QC208-3 28 19 8 0 0 % 59 10 %
User Pins: 28 19 8
Project Information e:\hanpj\pld\dma\10k208\nvsram.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Ignored Automatic Register Packing option -- Quartus Fitter technology does not support this option
Device-Specific Information: e:\hanpj\pld\dma\10k208\nvsram.rpt
nvsram
***** Logic for device 'nvsram' compiled without errors.
Device: EPF10K10QC208-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
N
V
S
R
W W W A
R R R M
_ _ _ _
R R R R R R R R R R R R R R R R R R R R R R R R R R R A R R R R A R R A W
E E E E E E E E E E E E E E E E E E E E E E E E E E E D E E E E D E E D R
S S S S S S S S S S S S S S S S S S S S G V S S S S S S S D S S S S D S S D I
E E E E E E E G E E E E E E V E E E E E G E E N D D D C E E V E E E E E R G E E E E R V E T E R T T
R R R R R R R N R R R R R R C R R R R R N R R D A A A C R R C R R R R R E N R R R R E C T T R M R E E M
V V V V V V V D V V V V V V C V V V V V D V V I T T T I V V C V V V V V S D V V V V S C M M V A V S _ A
E E E E E E E I E E E E E E I E E E E E I E E N A A A N E E I E E E E E S I E E E E S I A A E 1 E S O 1
D D D D D D D O D D D D D D O D D D D D O D D T 3 4 2 T D D O D D D D D 0 O D D D D 2 O 9 2 D 6 D 7 E 0
----------------------------------------------------------------------------------------------------------_
/ 208 206 204 202 200 198 196 194 192 190 188 186 184 182 180 178 176 174 172 170 168 166 164 162 160 158 |_
/ 207 205 203 201 199 197 195 193 191 189 187 185 183 181 179 177 175 173 171 169 167 165 163 161 159 157 |
#TCK | 1 156 | ^DATA0
^CONF_DONE | 2 155 | ^DCLK
^nCEO | 3 154 | ^nCE
#TDO | 4 153 | #TDI
VCCIO | 5 152 | GNDIO
VCCINT | 6 151 | GNDINT
N.C. | 7 150 | RESERVED
N.C. | 8 149 | DATA6
N.C. | 9 148 | RESERVED
RESERVED | 10 147 | RESERVED
RESERVED | 11 146 | VCCIO
TMD6 | 12 145 | VCCINT
TMD1 | 13 144 | RESERVED
N.C. | 14 143 | RESERVED
N.C. | 15 142 | RESERVED
TMD3 | 16 141 | RESERVED
TMD4 | 17 140 | N.C.
RESERVED | 18 139 | N.C.
RESERVED | 19 138 | VCCIO
GNDIO | 20 137 | VCCINT
GNDINT | 21 136 | TMA12
VCCIO | 22 135 | TMA13
VCCINT | 23 134 | TMA6
WR_ADDRESS12 | 24 133 | TMA1
WR_ADDRESS4 | 25 132 | TMA8
WR_ADDRESS16 | 26 131 | TMA3
WR_ADDRESS11 | 27 EPF10K10QC208-3 130 | GNDIO
WR_ADDRESS1 | 28 129 | GNDINT
WR_ADDRESS5 | 29 128 | TMA11
WR_ADDRESS13 | 30 127 | TMA4
WR_ADDRESS8 | 31 126 | N.C.
GNDIO | 32 125 | N.C.
GNDINT | 33 124 | GNDIO
VCCIO | 34 123 | GNDINT
VCCINT | 35 122 | RESERVED
N.C. | 36 121 | TMD2
N.C. | 37 120 | TM_WE/
TMD7 | 38 119 | TM_OE/
TMD5 | 39 118 | VCCIO
TM_WR/ | 40 117 | VCCINT
RESERVED | 41 116 | DATA5
VCCIO | 42 115 | DATA7
VCCINT | 43 114 | N.C.
RESERVED | 44 113 | N.C.
RESERVED | 45 112 | TMA14
RESERVED | 46 111 | TMD0
WR_ADDRESS14 | 47 110 | VCCIO
GNDIO | 48 109 | VCCINT
GNDINT | 49 108 | ^MSEL0
#TMS | 50 107 | ^MSEL1
#TRST | 51 106 | VCCINT
^nSTATUS | 52 105 | ^nCONFIG
| 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 _|
\ 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 |
\-----------------------------------------------------------------------------------------------------------
R R R R R R G R R R R R R V R R R R R G R R R V V D S D G G R V W R R R R W G W W R T T W V R T T R R R
E E E E E E N E E E E E E C E E E E E N E E E C C A R A N N E C R E E E E R N R R E M M R C E M M E E E
S S S S S S D S S S S S S C S S S S S D S S S C C T C T D D S C _ S S S S _ D _ _ S A A _ C S A A S S S
E E E E E E I E E E E E E I E E E E E I E E E I I A _ A I I E I A E E E E A I A A E 5 7 A I E 1 0 E E E
R R R R R R O R R R R R R O R R R R R O R R R N N 0 C 1 N N R O D R R R R D O D D R D O R 5 R R R
V V V V V V V V V V V V V V V V V V V V T T L T T V D V V V V D D D V D V V V V
E E E E E E E E E E E E E E E E E E E E K E R E E E E R R R E R E E E E
D D D D D D D D D D D D D D D D D D D D D E D D D D E E E D E D D D D
S S S S S
S S S S S
9 1 1 6 3
0 5
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\hanpj\pld\dma\10k208\nvsram.rpt
nvsram
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A15 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
A16 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
A19 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
A23 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
B2 8/ 8(100%) 1/ 8( 12%) 6/ 8( 75%) 1/2 1/2 6/22( 27%)
B3 8/ 8(100%) 2/ 8( 25%) 3/ 8( 37%) 1/2 1/2 6/22( 27%)
B4 8/ 8(100%) 4/ 8( 50%) 4/ 8( 50%) 0/2 0/2 17/22( 77%)
B5 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 1/2 5/22( 22%)
B6 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 1/2 8/22( 36%)
B9 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 1/2 1/2 3/22( 13%)
C3 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 3/22( 13%)
C6 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
C7 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
C12 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
C14 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
C18 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 1/22( 4%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 49/128 ( 38%)
Total logic cells used: 59/576 ( 10%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 2.88/4 ( 72%)
Total fan-in: 170/2304 ( 7%)
Total input pins required: 28
Total input I/O cell registers required: 0
Total output pins required: 19
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 8
Total reserved pins required 0
Total logic cells required: 59
Total flipflops required: 17
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 15/ 576 ( 2%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 1 0 0 0 1 0 4/0
B: 0 8 8 8 8 8 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 48/0
C: 0 0 2 0 0 1 1 0 0 0 0 1 0 0 1 0 0 0 1 0 0 0 0 0 0 7/0
Total: 0 8 10 8 8 9 1 0 8 0 0 1 0 0 1 1 1 0 1 1 0 0 0 1 0 59/0
Device-Specific Information: e:\hanpj\pld\dma\10k208\nvsram.rpt
nvsram
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
78 - - - -- INPUT 0 0 0 1 DATA0
80 - - - -- INPUT 0 0 0 1 DATA1
182 - - - -- INPUT 0 0 0 1 DATA2
184 - - - -- INPUT 0 0 0 1 DATA3
183 - - - -- INPUT 0 0 0 1 DATA4
116 - - C -- INPUT 0 0 0 1 DATA5
149 - - A -- INPUT 0 0 0 1 DATA6
115 - - C -- INPUT 0 0 0 1 DATA7
158 - - - 01 INPUT 0 0 0 35 NVSRAM_WRITE_OE
79 - - - -- INPUT G 0 0 0 0 SRC_CLK
111 - - C -- BIDIR 0 1 0 0 TMD0
13 - - A -- BIDIR 0 1 0 0 TMD1
121 - - C -- BIDIR 0 1 0 0 TMD2
16 - - A -- BIDIR 0 1 0 0 TMD3
17 - - A -- BIDIR 0 1 0 0 TMD4
39 - - C -- BIDIR 0 1 0 0 TMD5
12 - - A -- BIDIR 0 1 0 0 TMD6
38 - - C -- BIDIR 0 1 0 0 TMD7
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -