⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 __projnav.log

📁 12864图形点阵液晶驱动vhdl程序
💻 LOG
📖 第 1 页 / 共 5 页
字号:
WARNING:Xst:1306 - Output <lcd_data<4>> is never assigned.WARNING:Xst:1306 - Output <lcd_data<3>> is never assigned.WARNING:Xst:1306 - Output <lcd_data<2>> is never assigned.WARNING:Xst:1306 - Output <lcd_data<1>> is never assigned.WARNING:Xst:1306 - Output <lcd_data<0>> is never assigned.WARNING:Xst:1306 - Output <lcd_e> is never assigned.WARNING:Xst:1306 - Output <lcd_k> is never assigned.WARNING:Xst:1306 - Output <lcd_rw> is never assigned.WARNING:Xst:1306 - Output <lcd_cs1> is never assigned.WARNING:Xst:1306 - Output <lcd_cs2> is never assigned.WARNING:Xst:1306 - Output <lcd_dir> is never assigned.WARNING:Xst:1306 - Output <lcd_rst> is never assigned.WARNING:Xst:646 - Signal <lightbuf> is assigned but never used.WARNING:Xst:646 - Signal <clk_50hz> is assigned but never used.WARNING:Xst:646 - Signal <modebuf<1>> is assigned but never used.WARNING:Xst:646 - Signal <modebuf<0>> is assigned but never used.WARNING:Xst:646 - Signal <clk_250khz> is assigned but never used.Unit <krtlcd> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 35  1-bit register                   : 35# Counters                         : 4  2-bit up counter                 : 1  4-bit up counter                 : 1  7-bit up counter                 : 1  19-bit up counter                : 1# Comparators                      : 1  4-bit comparator lessequal       : 1=========================================================================WARNING:Xst:524 - All outputs of the instance <u0> of the block <lcdclk> are unconnected in block <krtlcd>.   This instance will be removed from the design along with all underlying logicWARNING:Xst:524 - All outputs of the instance <u1> of the block <lcdkey> are unconnected in block <krtlcd>.   This instance will be removed from the design along with all underlying logic=========================================================================*                         Low Level Synthesis                           *=========================================================================Library "D:/Xilinx/data/librtl.xst" ConsultedOptimizing unit <krtlcd> ...Optimizing unit <lcdclk> ...Optimizing unit <lcdkey> ...Mapping all equations...Loading device for application Xst from file '2v1000.nph' in environment D:/Xilinx.Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block krtlcd, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Device utilization summary:---------------------------Selected Device : 2v1000fg456-4 =========================================================================TIMING REPORTClock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -4   Minimum period: No path found   Minimum input arrival time before clock: No path found   Maximum output required time after clock: No path found   Maximum combinational path delay: No path found=========================================================================Completed process "Synthesize".

Project Navigator Auto-Make Log File-------------------------------------


Started process "Synthesize".WARNING:Xst:1530 - You are using an evaluation version of Xilinx Software. In 48   days, this program will not operate. For more information about this product,   please refer to the Evaluation Agreement, which was shipped to you along with   the Evaluation CDs.   To purchase an annual license for this software, please contact your local   Field Applications Engineer (FAE) or salesperson. If you have any questions,   or if we can assist in any way, please send an email to: eval@xilinx.com   Thank You!=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/lcdclk.vhd in Library work.Architecture behavioral of Entity lcdclk is up to date.Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd in Library work.ERROR:HDLParsers:3313 - E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd Line 131. Undefined symbol 'clk_250hz'.  Should it be: clk_50hz?ERROR:HDLParsers:1209 - E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd Line 131. clk_250hz: Undefined symbol (last report in this block)WARNING:HDLParsers:1406 - E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd Line 131. No sensitivity list and no wait in the processERROR:HDLParsers:3312 - E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd Line 188. Undefined symbol 'lcd_light'.--> Total memory usage is 45188 kilobytesError: XST failedReason: Completed process "Synthesize".
Project Navigator Auto-Make Log File-------------------------------------


Started process "Synthesize".WARNING:Xst:1530 - You are using an evaluation version of Xilinx Software. In 48   days, this program will not operate. For more information about this product,   please refer to the Evaluation Agreement, which was shipped to you along with   the Evaluation CDs.   To purchase an annual license for this software, please contact your local   Field Applications Engineer (FAE) or salesperson. If you have any questions,   or if we can assist in any way, please send an email to: eval@xilinx.com   Thank You!=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/lcdclk.vhd in Library work.Architecture behavioral of Entity lcdclk is up to date.Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd in Library work.Architecture behavioral of Entity krtlcd is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <krtlcd> (Architecture <behavioral>).Entity <krtlcd> analyzed. Unit <krtlcd> generated.Analyzing Entity <lcdclk> (Architecture <behavioral>).Entity <lcdclk> analyzed. Unit <lcdclk> generated.Analyzing Entity <lcdkey> (Architecture <behavioral>).Entity <lcdkey> analyzed. Unit <lcdkey> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <lcdkey>.    Related source file is E:/hy_zhangwang/lcd/krtlcd/lcdkey.vhd.    Found 1-bit register for signal <lightbuf>.    Found 2-bit up counter for signal <modebuf>.    Found 16-bit register for signal <shiftlightkey>.    Found 16-bit register for signal <shiftmodekey>.    Summary:	inferred   1 Counter(s).	inferred  33 D-type flip-flop(s).Unit <lcdkey> synthesized.Synthesizing Unit <lcdclk>.    Related source file is E:/hy_zhangwang/lcd/krtlcd/lcdclk.vhd.    Found 4-bit comparator lessequal for signal <$n0003> created at line 29.    Found 1-bit register for signal <clk_250khzbuf>.    Found 1-bit register for signal <clk_50hzbuf>.    Found 7-bit up counter for signal <counter_250khz>.    Found 19-bit up counter for signal <counter_50hz>.    Found 4-bit up counter for signal <counter_ini>.    Summary:	inferred   3 Counter(s).	inferred   2 D-type flip-flop(s).	inferred   1 Comparator(s).Unit <lcdclk> synthesized.Synthesizing Unit <krtlcd>.    Related source file is E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd.    Found 1024x8-bit ROM for signal <$n0013> created at line 162.    Found 1024x8-bit ROM for signal <$n0014> created at line 163.    Found 1024x8-bit ROM for signal <$n0015> created at line 164.    Found 1024x8-bit ROM for signal <$n0016> created at line 165.    Using one-hot encoding for signal <present_state>.    Found 1-bit register for signal <lcd_cs1>.    Found 1-bit register for signal <lcd_cs2>.    Found 3-bit 4-to-1 multiplexer for signal <$n0024> created at line 134.    Found 3-bit adder for signal <$n0031>.    Found 4-bit adder for signal <$n0041> created at line 136.    Found 10-bit adder for signal <$n0064> created at line 171.    Found 10-bit register for signal <addrbuf>.    Found 4-bit register for signal <counter_ini>.    Found 3-bit register for signal <counterbuf>.    Found 8-bit register for signal <dbbuf>.    Found 1-bit register for signal <ebuf>.    Found 2-bit register for signal <present_state>.    Found 3 1-bit 2-to-1 multiplexers.WARNING:Xst:1306 - Output <lcd_di> is never assigned.WARNING:Xst:646 - Signal <clk_50hz> is assigned but never used.    Summary:	inferred   4 ROM(s).	inferred  30 D-type flip-flop(s).	inferred   3 Adder/Subtracter(s).	inferred   3 Multiplexer(s).Unit <krtlcd> synthesized.=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 4  1024x8-bit ROM                   : 4# Registers                        : 43  1-bit register                   : 38  4-bit register                   : 1  8-bit register                   : 1  10-bit register                  : 1  2-bit register                   : 1  3-bit register                   : 1# Counters                         : 4  2-bit up counter                 : 1  4-bit up counter                 : 1  7-bit up counter                 : 1  19-bit up counter                : 1# Multiplexers                     : 4  2-to-1 multiplexer               : 3  3-bit 4-to-1 multiplexer         : 1# Adders/Subtractors               : 3  3-bit adder                      : 1  4-bit adder                      : 1  10-bit adder                     : 1# Comparators                      : 1  4-bit comparator lessequal       : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Library "D:/Xilinx/data/librtl.xst" ConsultedWARNING:Xst:1291 - FF/Latch <clk_50hzbuf> is unconnected in block <u0>.Optimizing unit <krtlcd> ...Optimizing unit <lcdclk> ...Optimizing unit <lcdkey> ...Mapping all equations...WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_17> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_clk_50hzbuf> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_18> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_0> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_1> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_2> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_3> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_4> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_5> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_6> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_7> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_8> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_9> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_10> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_11> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_12> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_13> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_14> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_15> is unconnected in block <krtlcd>.WARNING:Xst:1291 - FF/Latch <u0_counter_50hz_16> is unconnected in block <krtlcd>.Loading device for application Xst from file '2v1000.nph' in environment D:/Xilinx.Building and optimizing final netlist ...
Process interrupted by the user.
Error: XST failedReason: Completed process "Synthesize".
Project Navigator Auto-Make Log File-------------------------------------


Started process "Synthesize".WARNING:Xst:1530 - You are using an evaluation version of Xilinx Software. In 48   days, this program will not operate. For more information about this product,   please refer to the Evaluation Agreement, which was shipped to you along with   the Evaluation CDs.   To purchase an annual license for this software, please contact your local   Field Applications Engineer (FAE) or salesperson. If you have any questions,   or if we can assist in any way, please send an email to: eval@xilinx.com   Thank You!=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/lcdclk.vhd in Library work.Architecture behavioral of Entity lcdclk is up to date.Compiling vhdl file E:/hy_zhangwang/lcd/krtlcd/krtlcd.vhd in Library work.Architecture behavioral of Entity krtlcd is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <krtlcd> (Architecture <behavioral>).Entity <krtlcd> analyzed. Unit <krtlcd> generated.Analyzing Entity <lcdclk> (Architecture <behavioral>).Entity <lcdclk> analyzed. Unit <lcdclk> generated.Analyzing Entity <lcdkey> (Architecture <behavioral>).Entity <lcdkey> analyzed. Unit <lcdkey> generated.=========================================================================*                           HDL Synthesis                               *

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -