📄 clkdiv.rpt
字号:
& = Uses single-pin Output Enable
Device-Specific Information: e:\amj\eda\2003\experiment\phone\clkdiv.rpt
clkdiv
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 2 - B 06 OR2 ! 0 3 0 2 |lpm_add_sub:201|addcore:adder|:135
- 4 - B 06 OR2 ! 0 2 0 4 |lpm_add_sub:201|addcore:adder|:139
- 3 - B 05 AND2 0 4 0 4 |lpm_add_sub:201|addcore:adder|:151
- 1 - B 11 AND2 0 2 0 1 |lpm_add_sub:201|addcore:adder|:155
- 5 - B 05 AND2 0 4 0 4 |lpm_add_sub:201|addcore:adder|:163
- 6 - B 02 AND2 0 3 0 1 |lpm_add_sub:201|addcore:adder|:171
- 3 - B 02 AND2 0 4 0 4 |lpm_add_sub:201|addcore:adder|:175
- 8 - B 08 AND2 0 3 0 1 |lpm_add_sub:201|addcore:adder|:183
- 5 - B 07 AND2 0 4 0 3 |lpm_add_sub:201|addcore:adder|:187
- 8 - B 07 AND2 0 3 0 4 |lpm_add_sub:201|addcore:adder|:195
- 8 - B 02 AND2 0 3 0 1 |lpm_add_sub:201|addcore:adder|:203
- 2 - B 11 AND2 0 4 0 2 |lpm_add_sub:201|addcore:adder|:207
- 7 - B 11 OR2 0 4 0 23 :12
- 1 - B 07 OR2 0 4 0 2 :27
- 3 - B 07 OR2 s 0 4 0 1 ~34~1
- 2 - B 02 OR2 0 4 0 1 :54
- 6 - B 05 OR2 0 4 0 1 :69
- 2 - B 05 AND2 0 3 0 1 :84
- 1 - B 05 OR2 0 3 0 2 :97
- 8 - B 11 DFFE + 0 3 0 2 clk_count22 (:174)
- 5 - B 11 DFFE + 0 2 0 3 clk_count21 (:175)
- 6 - B 11 DFFE + 0 2 0 3 clk_count20 (:176)
- 4 - B 02 DFFE + 0 3 0 3 clk_count19 (:177)
- 2 - B 07 DFFE + 0 2 0 4 clk_count18 (:178)
- 7 - B 07 DFFE + 0 3 0 2 clk_count17 (:179)
- 6 - B 07 DFFE + 0 2 0 3 clk_count16 (:180)
- 4 - B 07 DFFE + 0 2 0 2 clk_count15 (:181)
- 3 - B 08 DFFE + 0 3 0 3 clk_count14 (:182)
- 1 - B 08 DFFE + 0 2 0 4 clk_count13 (:183)
- 7 - B 02 DFFE + 0 2 0 2 clk_count12 (:184)
- 5 - B 02 DFFE + 0 3 0 3 clk_count11 (:185)
- 1 - B 02 DFFE + 0 2 0 4 clk_count10 (:186)
- 8 - B 05 DFFE + 0 3 0 2 clk_count9 (:187)
- 7 - B 05 DFFE + 0 3 0 3 clk_count8 (:188)
- 3 - B 11 DFFE + 0 2 0 4 clk_count7 (:189)
- 4 - B 05 DFFE + 0 2 0 2 clk_count6 (:190)
- 1 - B 06 DFFE + 0 3 0 2 clk_count5 (:191)
- 5 - B 06 DFFE + 0 2 0 3 clk_count4 (:192)
- 8 - B 06 DFFE + 0 2 0 1 clk_count3 (:193)
- 3 - B 06 DFFE + 0 3 0 1 clk_count2 (:194)
- 7 - B 06 DFFE + 0 2 0 2 clk_count1 (:195)
- 6 - B 06 DFFE + 0 1 0 3 clk_count0 (:196)
- 4 - B 11 DFFE + 0 4 1 0 :200
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register
Device-Specific Information: e:\amj\eda\2003\experiment\phone\clkdiv.rpt
clkdiv
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
B: 0/ 96( 0%) 22/ 48( 45%) 0/ 48( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: e:\amj\eda\2003\experiment\phone\clkdiv.rpt
clkdiv
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 24 clkin
Device-Specific Information: e:\amj\eda\2003\experiment\phone\clkdiv.rpt
clkdiv
** EQUATIONS **
clkin : INPUT;
-- Node name is ':196' = 'clk_count0'
-- Equation name is 'clk_count0', location is LC6_B6, type is buried.
clk_count0 = DFFE( _EQ001, GLOBAL( clkin), VCC, VCC, VCC);
_EQ001 = !clk_count0 & _LC7_B11;
-- Node name is ':195' = 'clk_count1'
-- Equation name is 'clk_count1', location is LC7_B6, type is buried.
clk_count1 = DFFE( _EQ002, GLOBAL( clkin), VCC, VCC, VCC);
_EQ002 = clk_count0 & !clk_count1 & _LC7_B11
# !clk_count0 & clk_count1 & _LC7_B11;
-- Node name is ':194' = 'clk_count2'
-- Equation name is 'clk_count2', location is LC3_B6, type is buried.
clk_count2 = DFFE( _EQ003, GLOBAL( clkin), VCC, VCC, VCC);
_EQ003 = !clk_count0 & clk_count2 & _LC7_B11
# !clk_count1 & clk_count2 & _LC7_B11
# clk_count0 & clk_count1 & !clk_count2 & _LC7_B11;
-- Node name is ':193' = 'clk_count3'
-- Equation name is 'clk_count3', location is LC8_B6, type is buried.
clk_count3 = DFFE( _EQ004, GLOBAL( clkin), VCC, VCC, VCC);
_EQ004 = clk_count3 & !_LC2_B6 & _LC7_B11
# !clk_count3 & _LC2_B6 & _LC7_B11;
-- Node name is ':192' = 'clk_count4'
-- Equation name is 'clk_count4', location is LC5_B6, type is buried.
clk_count4 = DFFE( _EQ005, GLOBAL( clkin), VCC, VCC, VCC);
_EQ005 = clk_count4 & !_LC4_B6 & _LC7_B11
# !clk_count4 & _LC4_B6 & _LC7_B11;
-- Node name is ':191' = 'clk_count5'
-- Equation name is 'clk_count5', location is LC1_B6, type is buried.
clk_count5 = DFFE( _EQ006, GLOBAL( clkin), VCC, VCC, VCC);
_EQ006 = !clk_count4 & clk_count5 & _LC7_B11
# clk_count5 & !_LC4_B6 & _LC7_B11
# clk_count4 & !clk_count5 & _LC4_B6 & _LC7_B11;
-- Node name is ':190' = 'clk_count6'
-- Equation name is 'clk_count6', location is LC4_B5, type is buried.
clk_count6 = DFFE( _EQ007, GLOBAL( clkin), VCC, VCC, VCC);
_EQ007 = clk_count6 & _LC1_B5 & _LC7_B11
# !clk_count6 & !_LC1_B5 & _LC7_B11;
-- Node name is ':189' = 'clk_count7'
-- Equation name is 'clk_count7', location is LC3_B11, type is buried.
clk_count7 = DFFE( _EQ008, GLOBAL( clkin), VCC, VCC, VCC);
_EQ008 = clk_count7 & !_LC3_B5 & _LC7_B11
# !clk_count7 & _LC3_B5 & _LC7_B11;
-- Node name is ':188' = 'clk_count8'
-- Equation name is 'clk_count8', location is LC7_B5, type is buried.
clk_count8 = DFFE( _EQ009, GLOBAL( clkin), VCC, VCC, VCC);
_EQ009 = !clk_count7 & clk_count8 & _LC7_B11
# clk_count8 & !_LC3_B5 & _LC7_B11
# clk_count7 & !clk_count8 & _LC3_B5 & _LC7_B11;
-- Node name is ':187' = 'clk_count9'
-- Equation name is 'clk_count9', location is LC8_B5, type is buried.
clk_count9 = DFFE( _EQ010, GLOBAL( clkin), VCC, VCC, VCC);
_EQ010 = !clk_count8 & clk_count9 & _LC7_B11
# clk_count9 & !_LC1_B11 & _LC7_B11
# clk_count8 & !clk_count9 & _LC1_B11 & _LC7_B11;
-- Node name is ':186' = 'clk_count10'
-- Equation name is 'clk_count10', location is LC1_B2, type is buried.
clk_count10 = DFFE( _EQ011, GLOBAL( clkin), VCC, VCC, VCC);
_EQ011 = clk_count10 & !_LC5_B5 & _LC7_B11
# !clk_count10 & _LC5_B5 & _LC7_B11;
-- Node name is ':185' = 'clk_count11'
-- Equation name is 'clk_count11', location is LC5_B2, type is buried.
clk_count11 = DFFE( _EQ012, GLOBAL( clkin), VCC, VCC, VCC);
_EQ012 = !clk_count10 & clk_count11 & _LC7_B11
# clk_count11 & !_LC5_B5 & _LC7_B11
# clk_count10 & !clk_count11 & _LC5_B5 & _LC7_B11;
-- Node name is ':184' = 'clk_count12'
-- Equation name is 'clk_count12', location is LC7_B2, type is buried.
clk_count12 = DFFE( _EQ013, GLOBAL( clkin), VCC, VCC, VCC);
_EQ013 = clk_count12 & !_LC6_B2 & _LC7_B11
# !clk_count12 & _LC6_B2 & _LC7_B11;
-- Node name is ':183' = 'clk_count13'
-- Equation name is 'clk_count13', location is LC1_B8, type is buried.
clk_count13 = DFFE( _EQ014, GLOBAL( clkin), VCC, VCC, VCC);
_EQ014 = clk_count13 & !_LC3_B2 & _LC7_B11
# !clk_count13 & _LC3_B2 & _LC7_B11;
-- Node name is ':182' = 'clk_count14'
-- Equation name is 'clk_count14', location is LC3_B8, type is buried.
clk_count14 = DFFE( _EQ015, GLOBAL( clkin), VCC, VCC, VCC);
_EQ015 = !clk_count13 & clk_count14 & _LC7_B11
# clk_count14 & !_LC3_B2 & _LC7_B11
# clk_count13 & !clk_count14 & _LC3_B2 & _LC7_B11;
-- Node name is ':181' = 'clk_count15'
-- Equation name is 'clk_count15', location is LC4_B7, type is buried.
clk_count15 = DFFE( _EQ016, GLOBAL( clkin), VCC, VCC, VCC);
_EQ016 = clk_count15 & _LC7_B11 & !_LC8_B8
# !clk_count15 & _LC7_B11 & _LC8_B8;
-- Node name is ':180' = 'clk_count16'
-- Equation name is 'clk_count16', location is LC6_B7, type is buried.
clk_count16 = DFFE( _EQ017, GLOBAL( clkin), VCC, VCC, VCC);
_EQ017 = clk_count16 & !_LC5_B7 & _LC7_B11
# !clk_count16 & _LC5_B7 & _LC7_B11;
-- Node name is ':179' = 'clk_count17'
-- Equation name is 'clk_count17', location is LC7_B7, type is buried.
clk_count17 = DFFE( _EQ018, GLOBAL( clkin), VCC, VCC, VCC);
_EQ018 = !clk_count16 & clk_count17 & _LC7_B11
# clk_count17 & !_LC5_B7 & _LC7_B11
# clk_count16 & !clk_count17 & _LC5_B7 & _LC7_B11;
-- Node name is ':178' = 'clk_count18'
-- Equation name is 'clk_count18', location is LC2_B7, type is buried.
clk_count18 = DFFE( _EQ019, GLOBAL( clkin), VCC, VCC, VCC);
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -