⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 alarm.rpt

📁 用verlog HDL写的电子日历,可以显示年,月,日和时间,具有闹铃的功能
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Project Information             e:\amj\eda\experiment\calendar_clock\alarm.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/23/2005 22:41:40

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

alarm     EPF10K10LC84-3   31     19     0    0         0  %    67       11 %

User Pins:                 31     19     0  



Project Information             e:\amj\eda\experiment\calendar_clock\alarm.rpt

** FILE HIERARCHY **



|lpm_add_sub:463|
|lpm_add_sub:463|addcore:adder|
|lpm_add_sub:463|altshift:result_ext_latency_ffs|
|lpm_add_sub:463|altshift:carry_ext_latency_ffs|
|lpm_add_sub:463|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:464|
|lpm_add_sub:464|addcore:adder|
|lpm_add_sub:464|altshift:result_ext_latency_ffs|
|lpm_add_sub:464|altshift:carry_ext_latency_ffs|
|lpm_add_sub:464|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:465|
|lpm_add_sub:465|addcore:adder|
|lpm_add_sub:465|altshift:result_ext_latency_ffs|
|lpm_add_sub:465|altshift:carry_ext_latency_ffs|
|lpm_add_sub:465|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:466|
|lpm_add_sub:466|addcore:adder|
|lpm_add_sub:466|altshift:result_ext_latency_ffs|
|lpm_add_sub:466|altshift:carry_ext_latency_ffs|
|lpm_add_sub:466|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:467|
|lpm_add_sub:467|addcore:adder|
|lpm_add_sub:467|altshift:result_ext_latency_ffs|
|lpm_add_sub:467|altshift:carry_ext_latency_ffs|
|lpm_add_sub:467|altshift:oflow_ext_latency_ffs|


Device-Specific Information:    e:\amj\eda\experiment\calendar_clock\alarm.rpt
alarm

***** Logic for device 'alarm' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f



Device-Specific Information:    e:\amj\eda\experiment\calendar_clock\alarm.rpt
alarm

** ERROR SUMMARY **

Info: Chip 'alarm' in device 'EPF10K10LC84-3' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                               d                                         ^     
                               i                                         C     
                               s  R                                      O     
                               p  E        c  s                          N     
                               _  S  V     l  e        G                 F     
                   h  h        m  E  C     k  t        N  h  h           _  ^  
                s  o  o  s  s  o  R  C  s  _  _  m  m  D  o  o  s     #  D  n  
                e  u  u  e  e  d  V  I  e  4  a  i  i  I  u  u  e  s  T  O  C  
                c  r  r  c  c  e  E  N  c  H  h  n  n  N  r  r  c  e  C  N  E  
                2  2  3  5  1  0  D  T  0  z  r  3  7  T  5  1  6  t  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | amin3 
      ^nCE | 14                                                              72 | ahour5 
      #TDI | 15                                                              71 | amin7 
      min6 | 16                                                              70 | amin5 
     hour7 | 17                                                              69 | ahour2 
     hour0 | 18                                                              68 | GNDINT 
    ahour7 | 19                                                              67 | ahour0 
    VCCINT | 20                                                              66 | amin4 
  RESERVED | 21                                                              65 | amin0 
  RESERVED | 22                        EPF10K10LC84-3                        64 | amin2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | ahour3 
  RESERVED | 25                                                              61 | alarm 
    GNDINT | 26                                                              60 | ear 
     amin6 | 27                                                              59 | ahour4 
     amin1 | 28                                                              58 | alarm2 
  RESERVED | 29                                                              57 | #TMS 
    ahour1 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | ahour6 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  m  R  s  s  R  V  G  d  s  m  V  G  m  m  m  h  h  s  c  
                C  n  i  E  e  e  E  C  N  i  e  i  C  N  i  i  i  o  o  e  l  
                C  C  n  S  c  c  S  C  D  s  t  n  C  D  n  n  n  u  u  c  k  
                I  O  4  E  4  3  E  I  I  p  _  0  I  I  1  2  5  r  r  7  _  
                N  N     R        R  N  N  _  a     N  N           6  4     1  
                T  F     V        V  T  T  m  m     T  T                    K  
                   I     E        E        o  i                             H  
                   G     D        D        d  n                             z  
                                           e                                   
                                           1                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:    e:\amj\eda\experiment\calendar_clock\alarm.rpt
alarm

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A4       4/ 8( 50%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       5/22( 22%)   
A13      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       2/22(  9%)   
A14      7/ 8( 87%)   2/ 8( 25%)   6/ 8( 75%)    2/2    0/2      11/22( 50%)   
A16      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       4/22( 18%)   
A17      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2      13/22( 59%)   
A18      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2      15/22( 68%)   
A21      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    0/2       8/22( 36%)   
A22      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      18/22( 81%)   
A24      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            44/53     ( 83%)
Total logic cells used:                         67/576    ( 11%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.34/4    ( 83%)
Total fan-in:                                 224/2304    (  9%)

Total input pins required:                      31
Total input I/O cell registers required:         0
Total output pins required:                     19
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     67
Total flipflops required:                       21
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        30/ 576   (  5%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   4   0   0   0   0   0   0   0   0   0   8   7   0   8   8   8   0   0   8   8   0   8     67/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   4   0   0   0   0   0   0   0   0   0   8   7   0   8   8   8   0   0   8   8   0   8     67/0  



Device-Specific Information:    e:\amj\eda\experiment\calendar_clock\alarm.rpt
alarm

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  53      -     -    -    20      INPUT                0    0    0    1  clk_1KHz
   2      -     -    -    --      INPUT  G             0    0    0    1  clk_4Hz
   6      -     -    -    04      INPUT                0    0    0    2  disp_mode0
  42      -     -    -    --      INPUT                0    0    0    2  disp_mode1
  18      -     -    A    --      INPUT                0    0    0    1  hour0
  80      -     -    -    23      INPUT                0    0    0    1  hour1
  10      -     -    -    01      INPUT                0    0    0    1  hour2
   9      -     -    -    02      INPUT                0    0    0    1  hour3
  51      -     -    -    18      INPUT                0    0    0    1  hour4
  81      -     -    -    22      INPUT                0    0    0    1  hour5
  50      -     -    -    17      INPUT                0    0    0    1  hour6
  17      -     -    A    --      INPUT                0    0    0    1  hour7
  44      -     -    -    --      INPUT                0    0    0    3  min0
  47      -     -    -    14      INPUT                0    0    0    2  min1
  48      -     -    -    15      INPUT                0    0    0    2  min2
  84      -     -    -    --      INPUT                0    0    0    3  min3
  35      -     -    -    06      INPUT                0    0    0    3  min4
  49      -     -    -    16      INPUT                0    0    0    2  min5
  16      -     -    A    --      INPUT                0    0    0    3  min6
  83      -     -    -    13      INPUT                0    0    0    2  min7
   3      -     -    -    12      INPUT                0    0    0    1  sec0
   7      -     -    -    03      INPUT                0    0    0    2  sec1
  11      -     -    -    01      INPUT                0    0    0    3  sec2
  38      -     -    -    10      INPUT                0    0    0    3  sec3
  37      -     -    -    09      INPUT                0    0    0    3  sec4
   8      -     -    -    03      INPUT                0    0    0    4  sec5
  79      -     -    -    24      INPUT                0    0    0    3  sec6
  52      -     -    -    19      INPUT                0    0    0    3  sec7
  78      -     -    -    24      INPUT                0    0    0    1  set
   1      -     -    -    --      INPUT  G             0    0    0    0  set_ahr
  43      -     -    -    --      INPUT  G             0    0    0    0  set_amin


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -