⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 clkdiv1000.rpt

📁 用verlog HDL写的电子日历,可以显示年,月,日和时间,具有闹铃的功能
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information        e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/22/2005 23:05:12

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

clkdiv1000
      EPM7032LC44-6        1        11       0      18      0           56 %

User Pins:                 1        11       0  



Project Information        e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clkin' chosen for auto global Clock


Project Information        e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt

** FILE HIERARCHY **



|lpm_add_sub:62|
|lpm_add_sub:62|addcore:adder|
|lpm_add_sub:62|addcore:adder|addcore:adder1|
|lpm_add_sub:62|addcore:adder|addcore:adder0|
|lpm_add_sub:62|altshift:result_ext_latency_ffs|
|lpm_add_sub:62|altshift:carry_ext_latency_ffs|
|lpm_add_sub:62|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

***** Logic for device 'clkdiv1000' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R                             
              E  E                             
              S  S  c                    c  c  
              E  E  o              c     o  o  
              R  R  u              l     u  u  
              V  V  n  V  G  G  G  k  G  n  n  
              E  E  t  C  N  N  N  i  N  t  t  
              D  D  0  C  D  D  D  n  D  8  5  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
  count1 |  7                                39 | count9 
RESERVED |  8                                38 | count4 
RESERVED |  9                                37 | count3 
     GND | 10                                36 | count2 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | count7 
RESERVED | 13                                33 | count6 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  c  R  R  R  
              E  E  E  E  N  C  E  l  E  E  E  
              S  S  S  S  D  C  S  k  S  S  S  
              E  E  E  E        E  o  E  E  E  
              R  R  R  R        R  u  R  R  R  
              V  V  V  V        V  t  V  V  V  
              E  E  E  E        E     E  E  E  
              D  D  D  D        D     D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     2/16( 12%)   2/16( 12%)   0/16(  0%)   1/36(  2%) 
B:    LC17 - LC32    16/16(100%)   9/16( 56%)   0/16(  0%)  17/36( 47%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                         18/32     ( 56%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   18/32     ( 56%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  8.50
Total fan-in:                                   153

Total input pins required:                       1
Total output pins required:                     11
Total bidirectional pins required:               0
Total logic cells required:                     18
Total flipflops required:                       11
Total product terms required:                   32
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clkin


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  25     31    B         FF   +  t        0      0   0    0   10    0    0  clkout
   4      1    A         FF   +  t        0      0   0    0    0   10    7  count0
   7      4    A         FF   +  t        0      0   0    0    1    9    7  count1
  36     22    B         FF   +  t        0      0   0    0    2    8    7  count2
  37     21    B         FF   +  t        0      0   0    0   11    8    7  count3
  38     20    B         FF   +  t        0      0   0    0   11    8    6  count4
  40     18    B         FF   +  t        0      0   0    0   11    8    5  count5
  33     24    B         FF   +  t        0      0   0    0   11    8    4  count6
  34     23    B         FF   +  t        0      0   0    0   11    8    3  count7
  41     17    B         FF   +  t        0      0   0    0   11    8    2  count8
  39     19    B         FF   +  t        0      0   0    0   11    8    1  count9


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (29)    27    B       SOFT      t        0      0   0    0    4    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder0|result_node3
 (32)    25    B       SOFT      t        0      0   0    0    5    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder0|result_node4
 (31)    26    B       SOFT      t        0      0   0    0    6    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder0|result_node5
 (28)    28    B       SOFT      t        0      0   0    0    7    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder0|result_node6
 (27)    29    B       SOFT      t        0      0   0    0    8    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder0|result_node7
 (26)    30    B       SOFT      t        0      0   0    0    9    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder1|result_node0
 (24)    32    B       SOFT      t        0      0   0    0   10    1    0  |lpm_add_sub:62|addcore:adder|addcore:adder1|result_node1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:e:\amj\eda\experiment\calendar_clock\clkdiv1000.rpt
clkdiv1000

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

             Logic cells placed in LAB 'A'
        +--- LC1 count0
        | +- LC4 count1
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'A'
LC      | | | A B |     Logic cells that feed LAB 'A':
LC1  -> * * | * * | <-- count0

Pin
43   -> - - | - - | <-- clkin


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -