50_test_18e.vhd
来自「北京里工大学ASIC设计研究所的100个 VHDL程序设计例子」· VHDL 代码 · 共 45 行
VHD
45 行
--Page :293,294
--Objective :More glitches in inertial model
--Filename : test_18e.vhd
--Author :Joseph Pick
entity Test_18e is
end Test_18e;
architecture Behave_1 of Test_18e is
signal A : BIT := '0';
signal B : BIT := '0';
signal C : BIT := '0';
begin
Gen_Wave:
process
begin
A <= '1' after 5 ns,
'0' after 12ns;
wait;
end process Gen_Wave;
Analysis_C:
process
variable Var_C : BIT := '0';
begin
wait on C'TRANSACTION;
Var_C := C;
end process Analysis_C;
Update_C:C <= A and B after 40 ns;
Finish:
process
begin
wait for 100 ns;
assert false report "End of Simulation" severity error;
end process Finish;
end Behave_1;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?