⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 count26.fit.qmsg

📁 串口通信实验程序
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.2 Build 157 12/07/2004 SJ Full Version " "Info: Version 4.2 Build 157 12/07/2004 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Jan 12 19:51:11 2006 " "Info: Processing started: Thu Jan 12 19:51:11 2006" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --import_settings_files=off --export_settings_files=off count26 -c count26 " "Info: Command: quartus_fit --import_settings_files=off --export_settings_files=off count26 -c count26" {  } {  } 0}
{ "Info" "IMPP_MPP_AUTO_ASSIGNED_DEVICE" "count26 EP1S10F484C5 " "Info: Automatically selected device EP1S10F484C5 for design count26" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1S20F484C5 " "Info: Device EP1S20F484C5 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "2 2 " "Info: No exact pin location assignment(s) for 2 pins of 2 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "clkout " "Info: Pin clkout not assigned to an exact location on the device" {  } { { "count26.vhd" "" { Text "E:/20036016_5/count26.vhd" 7 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "clkout" } } } } { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "" { clkout } "NODE_NAME" } "" } } { "E:/20036016_5/count26.fld" "" { Floorplan "E:/20036016_5/count26.fld" "" "" { clkout } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "clkin " "Info: Pin clkin not assigned to an exact location on the device" {  } { { "count26.vhd" "" { Text "E:/20036016_5/count26.vhd" 6 -1 0 } } { "d:/altera/quartus42/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus42/bin/Assignment Editor.qase" 1 { { 0 "clkin" } } } } { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "" { clkin } "NODE_NAME" } "" } } { "E:/20036016_5/count26.fld" "" { Floorplan "E:/20036016_5/count26.fld" "" "" { clkin } "NODE_NAME" } }  } 0}  } {  } 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clkin Global clock in PIN L2 " "Info: Automatically promoted signal \"clkin\" to use Global clock in PIN L2" {  } { { "count26.vhd" "" { Text "E:/20036016_5/count26.vhd" 6 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Start inferring scan chains for DSP blocks" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Inferring scan chains for DSP blocks is complete" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_MAC_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, RAM blocks, and DSP blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Info: Finished moving registers into LUTs, I/O cells, DSP blocks, and RAM blocks" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that use the same VCCIO and VREF, before I/O pin placement " "Info: Statistics of I/O pins that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "1 unused 3.30 0 1 0 " "Info: Number of I/O pins in group: 1 (unused VREF, 3.30 VCCIO, 0 input, 1 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "LVTTL. " "Info: I/O standards used: LVTTL." {  } {  } 0}  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "Info: I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Info: Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use unused 0 29 " "Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  29 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use unused 0 30 " "Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  30 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use unused 0 51 " "Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  51 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use unused 1 51 " "Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used --  51 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use unused 1 28 " "Info: I/O bank number 5 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used --  28 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use unused 0 29 " "Info: I/O bank number 6 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  29 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use unused 0 52 " "Info: I/O bank number 7 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  52 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use unused 0 51 " "Info: I/O bank number 8 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  51 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "9 does not use unused 0 6 " "Info: I/O bank number 9 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  6 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "10 does not use unused 0 0 " "Info: I/O bank number 10 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  0 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "11 does not use unused 0 6 " "Info: I/O bank number 11 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  6 pins available" {  } {  } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "12 does not use unused 0 0 " "Info: I/O bank number 12 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  0 pins available" {  } {  } 0}  } {  } 0}  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "0 " "Info: Fitter placement preparation operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "2.779 ns register register " "Info: Estimated most critical path is register to register delay of 2.779 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:bcd10_rtl_1\|cntr_e08:auto_generated\|safe_q\[2\] 1 REG LAB_X2_Y2 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X2_Y2; Fanout = 4; REG Node = 'lpm_counter:bcd10_rtl_1\|cntr_e08:auto_generated\|safe_q\[2\]'" {  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "" { lpm_counter:bcd10_rtl_1|cntr_e08:auto_generated|safe_q[2] } "NODE_NAME" } "" } } { "db/cntr_e08.tdf" "" { Text "E:/20036016_5/db/cntr_e08.tdf" 77 8 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.305 ns) + CELL(0.366 ns) 0.671 ns process0~34 2 COMB LAB_X1_Y2 1 " "Info: 2: + IC(0.305 ns) + CELL(0.366 ns) = 0.671 ns; Loc. = LAB_X1_Y2; Fanout = 1; COMB Node = 'process0~34'" {  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "0.671 ns" { lpm_counter:bcd10_rtl_1|cntr_e08:auto_generated|safe_q[2] process0~34 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.188 ns) + CELL(0.280 ns) 1.139 ns process0~0 3 COMB LAB_X1_Y2 2 " "Info: 3: + IC(0.188 ns) + CELL(0.280 ns) = 1.139 ns; Loc. = LAB_X1_Y2; Fanout = 2; COMB Node = 'process0~0'" {  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "0.468 ns" { process0~34 process0~0 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.393 ns) + CELL(0.075 ns) 1.607 ns bcd1\[3\]~12 4 COMB LAB_X1_Y2 8 " "Info: 4: + IC(0.393 ns) + CELL(0.075 ns) = 1.607 ns; Loc. = LAB_X1_Y2; Fanout = 8; COMB Node = 'bcd1\[3\]~12'" {  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "0.468 ns" { process0~0 bcd1[3]~12 } "NODE_NAME" } "" } } { "count26.vhd" "" { Text "E:/20036016_5/count26.vhd" 14 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.467 ns) + CELL(0.705 ns) 2.779 ns lpm_counter:bcd10_rtl_1\|cntr_e08:auto_generated\|safe_q\[0\] 5 REG LAB_X2_Y2 4 " "Info: 5: + IC(0.467 ns) + CELL(0.705 ns) = 2.779 ns; Loc. = LAB_X2_Y2; Fanout = 4; REG Node = 'lpm_counter:bcd10_rtl_1\|cntr_e08:auto_generated\|safe_q\[0\]'" {  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "1.172 ns" { bcd1[3]~12 lpm_counter:bcd10_rtl_1|cntr_e08:auto_generated|safe_q[0] } "NODE_NAME" } "" } } { "db/cntr_e08.tdf" "" { Text "E:/20036016_5/db/cntr_e08.tdf" 77 8 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.426 ns 51.31 % " "Info: Total cell delay = 1.426 ns ( 51.31 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.353 ns 48.69 % " "Info: Total interconnect delay = 1.353 ns ( 48.69 % )" {  } {  } 0}  } { { "E:/20036016_5/db/count26_cmp.qrpt" "" { Report "E:/20036016_5/db/count26_cmp.qrpt" Compiler "count26" "UNKNOWN" "V1" "E:/20036016_5/db/count26.quartus_db" { Floorplan "E:/20036016_5/" "" "2.779 ns" { lpm_counter:bcd10_rtl_1|cntr_e08:auto_generated|safe_q[2] process0~34 process0~0 bcd1[3]~12 lpm_counter:bcd10_rtl_1|cntr_e08:auto_generated|safe_q[0] } "NODE_NAME" } "" } }  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PLACER_ESTIMATED_PERCENT_ROUTING_RESOURCE_USAGE" "1 " "Info: Estimated interconnect usage is 1% of the available device resources" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "0 " "Info: Fitter placement operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "0 " "Info: Fitter routing operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Jan 12 19:51:33 2006 " "Info: Processing ended: Thu Jan 12 19:51:33 2006" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:22 " "Info: Elapsed time: 00:00:22" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -