📄 count8.fit.qmsg
字号:
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Info: Finished moving registers into LUTs, I/O cells, DSP blocks, and RAM blocks" { } { } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0}
{ "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O pins that use the same VCCIO and VREF, before I/O pin placement " "Info: Statistics of I/O pins that use the same VCCIO and VREF, before I/O pin placement" { { "Info" "IFSAC_FSAC_SINGLE_IOC_GROUP_STATISTICS" "8 unused 3.30 0 8 0 " "Info: Number of I/O pins in group: 8 (unused VREF, 3.30 VCCIO, 0 input, 8 output, 0 bidirectional)" { { "Info" "IFSAC_FSAC_IO_STDS_IN_IOC_GROUP" "LVTTL. " "Info: I/O standards used: LVTTL." { } { } 0} } { } 0} } { } 0}
{ "Info" "IFSAC_FSAC_IO_STATS_BEFORE_AFTER_PLACEMENT" "before " "Info: I/O bank details before I/O pin placement" { { "Info" "IFSAC_FSAC_IO_BANK_PIN_GROUP_STATISTICS" "I/O banks " "Info: Statistics of I/O banks" { { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "1 does not use unused 0 29 " "Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 29 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "2 does not use unused 0 30 " "Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 30 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "3 does not use unused 0 51 " "Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 51 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "4 does not use unused 1 51 " "Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used -- 51 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "5 does not use unused 1 28 " "Info: I/O bank number 5 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used -- 28 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "6 does not use unused 0 29 " "Info: I/O bank number 6 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 29 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "7 does not use unused 0 52 " "Info: I/O bank number 7 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 52 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "8 does not use unused 0 51 " "Info: I/O bank number 8 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 51 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "9 does not use unused 0 6 " "Info: I/O bank number 9 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "10 does not use unused 0 0 " "Info: I/O bank number 10 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "11 does not use unused 0 6 " "Info: I/O bank number 11 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available" { } { } 0} { "Info" "IFSAC_FSAC_SINGLE_IO_BANK_STATISTICS" "12 does not use unused 0 0 " "Info: I/O bank number 12 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available" { } { } 0} } { } 0} } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "0 " "Info: Fitter placement preparation operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "1.788 ns register register " "Info: Estimated most critical path is register to register delay of 1.788 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|safe_q\[0\] 1 REG LAB_X52_Y1 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X52_Y1; Fanout = 4; REG Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|safe_q\[0\]'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|safe_q[0] } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 108 8 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.359 ns) + CELL(0.443 ns) 0.802 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella0~COUT 2 COMB LAB_X52_Y1 2 " "Info: 2: + IC(0.359 ns) + CELL(0.443 ns) = 0.802 ns; Loc. = LAB_X52_Y1; Fanout = 2; COMB Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella0~COUT'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.802 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|safe_q[0] lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella0~COUT } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 38 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.058 ns) 0.860 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella1~COUT 3 COMB LAB_X52_Y1 2 " "Info: 3: + IC(0.000 ns) + CELL(0.058 ns) = 0.860 ns; Loc. = LAB_X52_Y1; Fanout = 2; COMB Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella1~COUT'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.058 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella0~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella1~COUT } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 45 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.058 ns) 0.918 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella2~COUT 4 COMB LAB_X52_Y1 2 " "Info: 4: + IC(0.000 ns) + CELL(0.058 ns) = 0.918 ns; Loc. = LAB_X52_Y1; Fanout = 2; COMB Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella2~COUT'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.058 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella1~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella2~COUT } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 53 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.058 ns) 0.976 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella3~COUT 5 COMB LAB_X52_Y1 2 " "Info: 5: + IC(0.000 ns) + CELL(0.058 ns) = 0.976 ns; Loc. = LAB_X52_Y1; Fanout = 2; COMB Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella3~COUT'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.058 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella2~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella3~COUT } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 61 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.214 ns) 1.190 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella4~COUT 6 COMB LAB_X52_Y1 3 " "Info: 6: + IC(0.000 ns) + CELL(0.214 ns) = 1.190 ns; Loc. = LAB_X52_Y1; Fanout = 3; COMB Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|counter_cella4~COUT'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.214 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella3~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella4~COUT } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 69 2 0 } } } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.598 ns) 1.788 ns lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|safe_q\[7\] 7 REG LAB_X52_Y1 2 " "Info: 7: + IC(0.000 ns) + CELL(0.598 ns) = 1.788 ns; Loc. = LAB_X52_Y1; Fanout = 2; REG Node = 'lpm_counter:q_out_rtl_0\|cntr_it6:auto_generated\|safe_q\[7\]'" { } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "0.598 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella4~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|safe_q[7] } "NODE_NAME" } "" } } { "db/cntr_it6.tdf" "" { Text "E:/20036016_5/db/cntr_it6.tdf" 108 8 0 } } } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.429 ns 79.92 % " "Info: Total cell delay = 1.429 ns ( 79.92 % )" { } { } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.359 ns 20.08 % " "Info: Total interconnect delay = 0.359 ns ( 20.08 % )" { } { } 0} } { { "E:/20036016_5/db/count8_cmp.qrpt" "" { Report "E:/20036016_5/db/count8_cmp.qrpt" Compiler "count8" "UNKNOWN" "V1" "E:/20036016_5/db/count8.quartus_db" { Floorplan "E:/20036016_5/" "" "1.788 ns" { lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|safe_q[0] lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella0~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella1~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella2~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella3~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|counter_cella4~COUT lpm_counter:q_out_rtl_0|cntr_it6:auto_generated|safe_q[7] } "NODE_NAME" } "" } } } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PLACER_ESTIMATED_PERCENT_ROUTING_RESOURCE_USAGE" "1 " "Info: Estimated interconnect usage is 1% of the available device resources" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "0 " "Info: Fitter placement operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "0 " "Info: Fitter routing operations ending: elapsed time = 0 seconds" { } { } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Jan 12 20:22:35 2006 " "Info: Processing ended: Thu Jan 12 20:22:35 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:17 " "Info: Elapsed time: 00:00:17" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -