📄 resource_share1.srr
字号:
#Program: Synplify Pro 8.1
#OS: Windows_NT
$ Start of Compile
#Wed Mar 08 17:44:22 2006
Synplicity Verilog Compiler, version 3.1.0, Build 049R, built May 3 2005
Copyright (C) 1994-2005, Synplicity Inc. All Rights Reserved
@I::"C:\eda\synplicity\fpga_81\lib\altera\altera.v"
@I::"C:\eda\synplicity\fpga_81\lib\altera\cyclone.v"
@I::"C:\eda\synplicity\fpga_81\lib\altera\altera_mf.v"
@I::"C:\eda\synplicity\fpga_81\lib\altera\altera_lpm.v"
@I::"C:\prj\Chapter5\Example-5-6\source\resource_share1.v"
Verilog syntax check successful!
Options changed - recompiling
Selecting top level module resource_share1
@N:"C:\prj\Chapter5\Example-5-6\source\resource_share1.v":1:7:1:21|Synthesizing module resource_share1
@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Wed Mar 08 17:44:22 2006
###########################################################[
Version 8.1
Synplicity Altera Technology Mapper, Version 8.1.0, Build 539R, Built May 6 2005
Copyright (C) 1994-2005, Synplicity Inc. All Rights Reserved
@N: MT204 |Autoconstrain Mode is ON
@N|Only System clock will be Autoconstrained
RTL optimization done.
@N: FA112 :"c:\prj\chapter5\example-5-6\source\resource_share1.v":3:15:3:20|Net on port square[15:0] has more than one driver.
Writing Analyst data base C:\prj\Chapter5\Example-5-6\rev_1\resource_share1.srm
Writing Verilog Netlist and constraint files
Writing .vqm output for Quartus
Writing Cross reference file for Quartus to C:\prj\Chapter5\Example-5-6\rev_1\resource_share1.xrf
##### START OF TIMING REPORT #####[
# Timing Report written on Wed Mar 08 17:44:23 2006
#
Top view: resource_share1
Requested Frequency: 1.0 MHz
Wire load mode: top
Paths requested: 5
Constraint File(s):
@N: MT195 |This timing report estimates place and route data. Please look at the place and route timing report for final timing..
@N: MT197 |Clock constraints cover only FF-to-FF paths associated with the clock..
Performance Summary
*******************
Worst slack in design: NA
Interface Information
*********************
No IO constraint found
##### END OF TIMING REPORT #####]
##### START OF AREA REPORT #####[
Design view:work.resource_share1(verilog)
Selecting part EP1C3T100C6
@N: FA174 |The following device usage report estimates place and route data. Please look at the place and route report for final resource usage..
I/O ATOMs: 23
Total LUTs: 213 of 2910 ( 7%)
Logic resources: 213 ATOMs of 2910 ( 7%)
ATOM count by mode:
normal: 89
arithmetic: 124
ShiftTap: 0 (0 registers)
Total ESB: 0 bits (0% of 53248)
ATOMs using regout pin: 0
also using enable pin: 0
also using combout pin: 0
ATOMs using combout pin: 204
Number of Inputs on ATOMs: 504
Number of Nets: 371
##### END OF AREA REPORT #####]
Mapper successful!
Process took 0h:0m:0s realtime, 0h:0m:0s cputime
###########################################################]
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -