⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 control.rpt

📁 自动打铃系统
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Device-Specific Information:                             f:\neweda\control.rpt
control

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   8      -     -    A    --     OUTPUT                 0    1    0    0  hourhset0
  71      -     -    A    --     OUTPUT                 0    1    0    0  hourhset1
  14      -     -    B    --     OUTPUT                 0    1    0    0  hourlset0
  13      -     -    B    --     OUTPUT                 0    1    0    0  hourlset1
  15      -     -    B    --     OUTPUT                 0    1    0    0  hourlset2
  16      -     -    B    --     OUTPUT                 0    1    0    0  hourlset3
   9      -     -    A    --     OUTPUT                 0    1    0    0  minhset0
   5      -     -    A    --     OUTPUT                 0    1    0    0  minhset1
  10      -     -    A    --     OUTPUT                 0    1    0    0  minhset2
  23      -     -    C    --     OUTPUT                 0    1    0    0  minlset0
  19      -     -    C    --     OUTPUT                 0    1    0    0  minlset1
  21      -     -    C    --     OUTPUT                 0    1    0    0  minlset2
  22      -     -    C    --     OUTPUT                 0    1    0    0  minlset3
  49      -     -    -    06     OUTPUT                 0    1    0    0  sechset0
  70      -     -    A    --     OUTPUT                 0    1    0    0  sechset1
  68      -     -    A    --     OUTPUT                 0    1    0    0  sechset2
   6      -     -    A    --     OUTPUT                 0    1    0    0  seclset0
  69      -     -    A    --     OUTPUT                 0    1    0    0  seclset1
   7      -     -    A    --     OUTPUT                 0    1    0    0  seclset2
  34      -     -    -    14     OUTPUT                 0    1    0    0  seclset3
  20      -     -    C    --     OUTPUT                 0    1    0    0  settime


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                             f:\neweda\control.rpt
control

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    A    14       DFFE   +            0    0    0    1  adjsta~1
   -      2     -    A    14       DFFE   +            0    1    0    2  adjsta~2
   -      1     -    A    13       DFFE   +            0    1    0    3  adjsta~3
   -      3     -    A    19       DFFE   +            0    1    0    4  adjsta~4
   -      4     -    A    19       DFFE   +            0    1    0    4  adjsta~5
   -      1     -    B    20       DFFE   +            0    1    0    5  adjsta~6
   -      3     -    A    14       DFFE   +            0    2    0    7  adjsta~7
   -      4     -    B    15       AND2                0    2    0    1  |LPM_ADD_SUB:247|addcore:adder|:59
   -      2     -    C    13       AND2                0    2    0    1  |LPM_ADD_SUB:300|addcore:adder|:59
   -      7     -    A    13       AND2                0    2    0    1  |LPM_ADD_SUB:353|addcore:adder|:59
   -      1     -    C    14       DFFE   +            0    0    1    0  setmark (:26)
   -      1     -    A    14       DFFE   +            0    2    1    0  hourhigh1 (:27)
   -      8     -    A    14       DFFE   +            0    1    1    1  hourhigh0 (:28)
   -      7     -    B    15       DFFE   +            0    3    1    0  hourlow3 (:29)
   -      5     -    B    15       DFFE   +            0    3    1    1  hourlow2 (:30)
   -      1     -    B    15       DFFE   +            0    2    1    2  hourlow1 (:31)
   -      3     -    B    15       DFFE   +            0    1    1    3  hourlow0 (:32)
   -      8     -    A    19       DFFE   +            0    3    1    0  minhigh2 (:33)
   -      1     -    A    19       DFFE   +            0    2    1    1  minhigh1 (:34)
   -      7     -    A    19       DFFE   +            0    1    1    2  minhigh0 (:35)
   -      5     -    C    13       DFFE   +            0    3    1    0  minlow3 (:36)
   -      4     -    C    13       DFFE   +            0    3    1    1  minlow2 (:37)
   -      1     -    C    13       DFFE   +            0    2    1    2  minlow1 (:38)
   -      7     -    C    13       DFFE   +            0    1    1    3  minlow0 (:39)
   -      7     -    A    05       DFFE   +            0    3    1    0  sechigh2 (:40)
   -      3     -    A    05       DFFE   +            0    2    1    1  sechigh1 (:41)
   -      1     -    A    05       DFFE   +            0    1    1    2  sechigh0 (:42)
   -      8     -    A    13       DFFE   +            0    3    1    0  seclow3 (:43)
   -      3     -    A    13       DFFE   +            0    3    1    1  seclow2 (:44)
   -      5     -    A    13       DFFE   +            0    2    1    2  seclow1 (:45)
   -      2     -    A    13       DFFE   +            0    1    1    3  seclow0 (:46)
   -      2     -    A    19       AND2    s   !       0    3    0    2  ~453~1
   -      6     -    A    13       AND2    s   !       0    4    0    4  ~453~2
   -      4     -    A    13       AND2    s   !       0    3    0    3  ~516~1
   -      5     -    A    19       AND2    s   !       0    4    0    4  ~600~1
   -      6     -    A    19       AND2    s   !       0    3    0    3  ~663~1
   -      2     -    B    15       AND2    s   !       0    2    0    4  ~747~1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:                             f:\neweda\control.rpt
control

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       8/ 96(  8%)     2/ 48(  4%)     7/ 48( 14%)    0/16(  0%)     10/16( 62%)     0/16(  0%)
B:       1/ 96(  1%)     0/ 48(  0%)     5/ 48( 10%)    0/16(  0%)      4/16( 25%)     0/16(  0%)
C:       1/ 96(  1%)     0/ 48(  0%)     5/ 48( 10%)    0/16(  0%)      5/16( 31%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      1/24(  4%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      2/24(  8%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                             f:\neweda\control.rpt
control

** CLOCK SIGNALS **

Type     Fan-out       Name
INPUT       20         keyup
INPUT        7         enter
INPUT        1         begend


Device-Specific Information:                             f:\neweda\control.rpt
control

** CLEAR SIGNALS **

Type     Fan-out       Name
INPUT       28         reset


Device-Specific Information:                             f:\neweda\control.rpt
control

** EQUATIONS **

begend   : INPUT;
enter    : INPUT;
keyup    : INPUT;
reset    : INPUT;

-- Node name is 'adjsta~1' 
-- Equation name is 'adjsta~1', location is LC4_A14, type is buried.
adjsta~1 = DFFE( VCC, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~2' 
-- Equation name is 'adjsta~2', location is LC2_A14, type is buried.
adjsta~2 = DFFE( adjsta~3, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~3' 
-- Equation name is 'adjsta~3', location is LC1_A13, type is buried.
adjsta~3 = DFFE( adjsta~4, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~4' 
-- Equation name is 'adjsta~4', location is LC3_A19, type is buried.
adjsta~4 = DFFE( adjsta~5, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~5' 
-- Equation name is 'adjsta~5', location is LC4_A19, type is buried.
adjsta~5 = DFFE( adjsta~6, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~6' 
-- Equation name is 'adjsta~6', location is LC1_B20, type is buried.
adjsta~6 = DFFE( adjsta~7, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);

-- Node name is 'adjsta~7' 
-- Equation name is 'adjsta~7', location is LC3_A14, type is buried.
adjsta~7 = DFFE( _EQ001, GLOBAL( enter), GLOBAL(!reset),  VCC,  VCC);
  _EQ001 =  adjsta~2
         # !adjsta~1;

-- Node name is ':28' = 'hourhigh0' 
-- Equation name is 'hourhigh0', location is LC8_A14, type is buried.
hourhigh0 = DFFE( _EQ002, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ002 = !adjsta~7 &  hourhigh0
         #  adjsta~7 & !hourhigh0;

-- Node name is ':27' = 'hourhigh1' 
-- Equation name is 'hourhigh1', location is LC1_A14, type is buried.
hourhigh1 = DFFE( _EQ003, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ003 = !hourhigh0 &  hourhigh1
         # !adjsta~7 &  hourhigh1
         #  adjsta~7 &  hourhigh0 & !hourhigh1;

-- Node name is 'hourhset0' 
-- Equation name is 'hourhset0', type is output 
hourhset0 =  hourhigh0;

-- Node name is 'hourhset1' 
-- Equation name is 'hourhset1', type is output 
hourhset1 =  hourhigh1;

-- Node name is ':32' = 'hourlow0' 
-- Equation name is 'hourlow0', location is LC3_B15, type is buried.
hourlow0 = DFFE( _EQ004, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ004 =  hourlow0 &  _LC2_B15
         # !hourlow0 & !_LC2_B15;

-- Node name is ':31' = 'hourlow1' 
-- Equation name is 'hourlow1', location is LC1_B15, type is buried.
hourlow1 = DFFE( _EQ005, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ005 = !hourlow0 &  hourlow1
         #  hourlow1 &  _LC2_B15
         #  hourlow0 & !hourlow1 & !_LC2_B15;

-- Node name is ':30' = 'hourlow2' 
-- Equation name is 'hourlow2', location is LC5_B15, type is buried.
hourlow2 = DFFE( _EQ006, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ006 = !hourlow1 &  hourlow2
         # !hourlow0 &  hourlow2
         #  hourlow2 &  _LC2_B15
         #  hourlow0 &  hourlow1 & !hourlow2 & !_LC2_B15;

-- Node name is ':29' = 'hourlow3' 
-- Equation name is 'hourlow3', location is LC7_B15, type is buried.
hourlow3 = DFFE( _EQ007, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ007 =  hourlow3 & !_LC4_B15
         # !hourlow2 &  hourlow3
         #  hourlow3 &  _LC2_B15
         #  hourlow2 & !hourlow3 & !_LC2_B15 &  _LC4_B15;

-- Node name is 'hourlset0' 
-- Equation name is 'hourlset0', type is output 
hourlset0 =  hourlow0;

-- Node name is 'hourlset1' 
-- Equation name is 'hourlset1', type is output 
hourlset1 =  hourlow1;

-- Node name is 'hourlset2' 
-- Equation name is 'hourlset2', type is output 
hourlset2 =  hourlow2;

-- Node name is 'hourlset3' 
-- Equation name is 'hourlset3', type is output 
hourlset3 =  hourlow3;

-- Node name is ':35' = 'minhigh0' 
-- Equation name is 'minhigh0', location is LC7_A19, type is buried.
minhigh0 = DFFE( _EQ008, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ008 =  _LC6_A19 &  minhigh0
         # !_LC6_A19 & !minhigh0;

-- Node name is ':34' = 'minhigh1' 
-- Equation name is 'minhigh1', location is LC1_A19, type is buried.
minhigh1 = DFFE( _EQ009, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ009 = !minhigh0 &  minhigh1
         #  _LC6_A19 &  minhigh1
         # !_LC6_A19 &  minhigh0 & !minhigh1;

-- Node name is ':33' = 'minhigh2' 
-- Equation name is 'minhigh2', location is LC8_A19, type is buried.
minhigh2 = DFFE( _EQ010, GLOBAL( keyup), GLOBAL(!reset),  VCC,  VCC);
  _EQ010 = !minhigh1 &  minhigh2
         # !minhigh0 &  minhigh2
         #  _LC6_A19 &  minhigh2
         # !_LC6_A19 &  minhigh0 &  minhigh1 & !minhigh2;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -